| UNITED STATES PATENT AND TRADEMARK OFFICE                                                              |
|--------------------------------------------------------------------------------------------------------|
| BEFORE THE PATENT TRIAL AND APPEAL BOARD                                                               |
| MICRON TECHNOLOGY, INC. Petitioner,                                                                    |
| V.                                                                                                     |
| NORTH STAR INNOVATIONS, INC. Patent Owner.                                                             |
|                                                                                                        |
| Case IPR. No. 2018-01004<br>U.S. Patent No. 7,171,526 B1                                               |
| Before MICHAEL R. ZECHER, GARTH D. BAER, and STEVEN M. AMUNDSON, <i>Administrative Patent Judges</i> . |
|                                                                                                        |
| PATENT OWNER'S NOTICE OF APPEAL                                                                        |
|                                                                                                        |

Pursuant to 35 U.S.C. § 142 and 37 C.F.R. § 90.2(a), Patent Owner North Star Innovations, Inc. ("North Star" or "Patent Owner") hereby respectfully gives notice that it appeals to the United States Court of Appeals for the Federal Circuit from the Patent Trial and Appeal Board's ("Board") Final Written Decision entered on October 24, 2019 (Paper No. 34), as well as from all other underlying orders, decisions, rulings, and opinions that are adverse to Patent Owner regarding U.S. Patent No. 7,171,526 in IPR 2018-01004.

For the limited purpose of providing the Director with the information requested in 37 C.F.R. § 90.2(a)(3)(ii), the issues on Patent Owner's appeal may include, but are not limited to:

- (1) the Board's determination of unpatentability of Claims 1-14;
- (2) any and all findings or determinations supporting or related to the aforementioned issues, as well as other issues decided adversely to Patent Owner in any orders, decisions, rulings, or opinions; and
- (3) the unconstitutional appointment of the panel of administrative patent judges under the appointments clause. See *Arthrex, Inc., v. Smith & Nephew, Inc., Arthrocare Corp.*, Case No. 2018-2140 (Fed. Cir. Oct. 31, 2019).

Simultaneous with this submission, a copy of the Notice of Appeal is being filed electronically with the Patent Trial and Appeal Board. In addition, a copy of

Case IPR2018-01004 Patent 7,171,526 B1

this Notice of Appeal, along with the required docketing fees, is being filed with the Clerk's Office for the United States Court of Appeals for the Federal Circuit.

Dated: December 23, 2019 Respectfully Submitted,

/s/ Philip E. Levy

Philip E. Levy (PA ID # 73605) Reg. No. 40,700 Eckert Seamans Cherin & Mellott, LLC 600 Grant Street, 44<sup>th</sup> Floor Pittsburgh, PA 15219 plevy@eckertseamans.com Tel: 412.566.6000

Fax: 412.566.6099 Customer No. 03705

Counsel for North Star Innovations, Inc.

# **Certificate of Service**

I hereby certify that, in addition to being electronically filed through the Board's E2E System, a true and correct copy of the Patent Owner's Notice of Appeal was mailed via United States Postal Service Priority Express Mail on December 23, 2019 to the Director of the United States Patent and Trademark Office at the following address:

Director of the United States Patent and Trademark Office c/o Office of the General Counsel PO Box 1450 Alexandria, VA 22313-1450

I hereby certify that on December 23, 2019, a true and correct copy of the foregoing Patent Owner's Notice of Appeal, and the filing fee, were filed with the Clerk's Office of the United States Court of Appeals for the Federal Circuit, via CM/ECF.

I also hereby certify that a true and correct copy of the foregoing Patent Owner's Notice of Appeal was served by electronic mail on December 23, 2019 to the Petitioner by serving Petitioner's counsel of record at the e-mail address set forth below for IPR2018-01004.

# **Attorney of Record**

Jeremy Jason Lang
Jared Bobrow
Orrick, Herrington & Sutcliffe, LLP
1000 Marsh Road
Menlo Park, CA 94025
Tel: 650.614.7400
Fax: 650.614.7401
PTABDocketJJL2@orrick.com
PTABDocketJ3B3@orrick.com
Micron-NorthStar OHS@orrick.com

Christopher J. Siebens
Orrick, Herrington & Sutcliffe, LLP
Columbia Center
1152 15th Street, N.W.
Washington, D.C. 20005
Tel: 202.339.8400
Fax: 202.339.8500
29CPTABDocket@orrick.com

K. Patrick Herman
Orrick, Herrington & Sutcliffe, LLP
51 West 52nd Street

New York, NY 10019

Tel: 212.506.5000

Fax: 212.506.5151

P52PTABDocket@orrick.com

Respectfully Submitted, Eckert Seamans Cherin & Mellott, LLC

/s/ Philip E. Levy
Philip E. Levy
PA ID No. 73605
Reg. No. 40,700
600 Grant Street, 44th Floor

Case IPR2018-01004 Patent 7,171,526 B1

> Pittsburgh, PA 15219 plevy@eckertseamans.com Tel: 412.566.6000

Fax: 412.566.6099

# **EXHIBIT 1**

Paper 34

Entered: October 24, 2019

# UNITED STATES PATENT AND TRADEMARK OFFICE

\_\_\_\_\_

#### BEFORE THE PATENT TRIAL AND APPEAL BOARD

MICRON TECHNOLOGY, INC., Petitioner,

v.

NORTH STAR INNOVATIONS INC., Patent Owner.

IPR2018-01004 Patent 7,171,526 B2

\_\_\_\_\_

Before MICHAEL R. ZECHER, GARTH D. BAER, and STEVEN M. AMUNDSON, *Administrative Patent Judges*.

BAER, Administrative Patent Judge.

JUDGMENT Final Written Decision Determining All Challenged Claims Unpatentable 35 U.S.C. § 318(a)

#### I. INTRODUCTION

Petitioner Micron Technology, Inc., filed a Petition (Paper 1, "Pet.")<sup>1</sup> requesting *inter partes* review of claims 1–14 of U.S. Patent No. 7,171,526 B2 (Ex. 1001, "the '526 patent"). Pursuant to 35 U.S.C. § 314(a), we determined Petitioner showed a reasonable likelihood that it would prevail in establishing the unpatentability of all challenged claims and instituted an *inter partes* review. Paper 11, 23. Patent Owner North Star Innovations Inc. filed a Response (Paper 19, "PO Resp."), and Petitioner filed a Reply to Patent Owner's Response (Paper 27, "Pet. Reply"). Patent Owner then filed a Sur-reply to Petitioner's Reply. Paper 30 ("Sur-reply"). An oral hearing was held before the Board. Paper 33 ("Tr.").

We issue this Final Written Decision pursuant to 35 U.S.C. § 318(a) and 37 C.F.R. § 42.73. Having considered the record before us, and as explained below, we determine Petitioner has shown by a preponderance of the evidence that claims 1–14 of the '526 patent are unpatentable. *See* 35 U.S.C. § 316(e).

#### A. RELATED PROCEEDINGS

As required by 37 C.F.R. § 42.8(b)(2), each party identifies various judicial or administrative matters that would affect or be affected by a decision in this proceeding. Pet. 2–3; Paper 5, 1.

#### B. THE '526 PATENT

The '526 patent relates to a memory controller useable in a data processing system. Ex. 1001, 1:6–8. It describes a data processing system

<sup>&</sup>lt;sup>1</sup> Petitioner filed redacted and un-redacted versions of the Petition (Papers 1 and 2), along with a Motion to Seal and a request to enter a Default Protective Order (Paper 4). Throughout this Decision, we only refer to the redacted version of the Petition (Paper 1).

using an independent memory controller bus that enables efficient data transfer between two memories, thus eliminating the need for DMA (Direct Memory Access) when transferring between two memories. *Id.* at [57], 2:29–39. Figure 1 of the '526 patent is reproduced below, with colored annotations added by Petitioner identifying various components required by the challenged claims. Pet. 11.



Ex. 1001, Fig. 1 (with annotations)

FIG. 1 illustrates, in block diagram form, a system 10 in accordance with one embodiment of the present invention. System 10 includes a data processing system 12, a NAND [Not And] Flash 48, and a synchronous dynamic random access

memory (SDRAM) 52. Data processing system 12 includes a processor 24, a DMA 22, a memory 20, other peripherals 18, a memory controller 36, arbitration logic 99, and a bus interface unit (BIU) 16, each bidirectionally coupled to a system bus 14. Processor 24, DMA 22, memory 20, other peripherals 18, and BIU 16 are coupled to bidirectional data processing system terminals 34, 32, 30, 28, and 26, respectively, so that they may communicate to circuitry external to data processing system 12.

Ex. 1001, 2:40–52.

DMA 22 transfers data to and from memories coupled to system bus 14, such as memory 20. *Id.* at 3:10–12. DMA 22, however, does not perform data transfers between NAND Flash 48 and SDRAM 52. *Id.* at 3:12–17. Instead, data transfers are controlled by memory controller 36, which includes NAND Flash controller 40, SDRAM controller 44, and memory controller bus 42. *Id.* at 3:17–18, 4:48–50.

Data is transferred between the two memory controllers via memory controller bus 42 in a manner that is independent of system bus 14. Also, the data transfer operations between the two memories are performed within memory controller 36, and are distributed between the two memory controllers. Thus, a separate DMA unit is not needed for the two memories and, as a result, less circuitry is required as compared to using a full-fledged DMA unit (e.g., DMA 22). *Id.* at 4:50–5:3.

The '526 patent also describes using SDRAM 52 as a cache for transferring data out of NAND Flash 48. Specifically, data retrieved from NAND Flash 48 is first transferred into SDRAM 52, after which processor 24 can read the data from SDRAM 52. *Id.* at 4:40–47. The '526 patent further describes that both processor 24 and NAND Flash controller 40 may request data transfers to and/or from SDRAM 52 at the same time. In such a scenario, arbitration logic 98 within SDRAM controller 44 arbitrates

IPR2018-01004 Patent 7,171,526 B2

between processor 24 and NAND Flash controller 40 for access to SDRAM 52. *Id.* at 5:4–22.

#### C. ILLUSTRATIVE CLAIM

Of the challenged claims, only claim 1 is independent. Independent claim 1 is illustrative of the claimed subject matter and is reproduced below.

- 1. A data processing system, comprising:
- a system bus;
- a system bus master, coupled to the system bus;
- a first memory controller for controlling a first memory;
- a second memory controller for controlling a second memory; and

a memory controller bus operating independent of the system bus, said memory controller bus being coupled to the first memory controller and to the second memory controller, said memory controller bus transferring data between the first memory controller and the second memory controller, wherein:

the second memory controller comprises arbitration logic for arbitrating between the system bus master and the first memory controller for access to the second memory;

when the data is transferred from the first memory controller to the second memory controller, the data is received by the first memory controller from the storage locations within the first memory prior to transferring the data to the second memory controller, and

when the data is transferred from the second memory controller to the first memory controller, the data is received by the second memory controller from storage locations within the second memory prior to transferring the data to the first memory controller.

Id. at 11:36-61.

D. ASSERTED GROUNDS OF UNPATENTABILITY Petitioner asserts the following grounds of unpatentability:

| Claim(s) Challenged      | 35 U.S.C. § | Reference(s)                      |
|--------------------------|-------------|-----------------------------------|
| 1–3, 5, 7, 9, 10, and 14 | 103(a)      | Callison <sup>2</sup>             |
| 4                        | 103(a)      | Callison and Dipert <sup>3</sup>  |
| 6                        | 103(a)      | Callison and Prince <sup>4</sup>  |
| 8                        | 103(a)      | Callison and Yun <sup>5</sup>     |
| 11                       | 103(a)      | Callison and Mergard <sup>6</sup> |
| 12 and 13                | 103(a)      | Callison and Shanley <sup>7</sup> |

Pet. 3–5.

-

<sup>&</sup>lt;sup>2</sup> U.S. Patent No. 5,737,744 (issued Apr. 7, 1998) (Ex. 1005, "Callison").

<sup>&</sup>lt;sup>3</sup> Brian Dipert & Markus Levy, *Designing with Flash Memory: The definitive guide to designing flash memory hardware and software for components and PCMCIA cards* 1–96 (1994) (Ex. 1011, "Dipert").

<sup>&</sup>lt;sup>4</sup> Betty Prince, *High Performance Memories: New architecture DRAMs and SRAMs evolution and function*, 137–223 (1999) (Ex. 1012, "Prince").

<sup>&</sup>lt;sup>5</sup> Kenneth Y. Yun & David L. Dill, *A High-Performance Asynchronous SCSI Controller*, IEEE, 44–49 (1995) (Ex. 1013, "Yun").

<sup>&</sup>lt;sup>6</sup> U.S. Patent No. 5,941,968 (issued Aug. 24, 1999) (Ex. 1006, "Mergard").

<sup>&</sup>lt;sup>7</sup> Tom Shanley & Don Anderson, *EISA System Architecture* 2–6, 9–21, 24–31, 117–21, 123–32 (2d ed. 1995) (Ex. 1007, "Shanley").

#### II. ANALYSIS

#### A. LEVEL OF ORDINARY SKILL IN THE ART

Petitioner asserts that a person of ordinary skill in the art at the time of the '526 patent would have had "at least a Bachelor of Science or Engineering degree in computer science, computer engineering, electrical engineering, or a closely related field, along with at least 5 years of experience in the field of computer systems and computer memory." Pet. 20. In addition, according to Petitioner, "[a]n individual with an advanced degree in the above fields would require less (e.g., by 1 to 2 years) experience in the field of computer systems and computer memory." *Id.* (citing Ex. 1003 ¶¶ 31–33). Patent Owner does not provide its own formulation of a person of ordinary skill or contest Petitioner's assertion. PO Resp. 35. We agree with and adopt Petitioner's proposal because it is consistent with the '526 patent, as well as the problems and solutions in the prior art of record. *See Daiichi Sankyo Co. v. Apotex, Inc.*, 501 F.3d 1254, 1256 (Fed. Cir. 2007).

#### B. CLAIM CONSTRUCTION

# 1. Applicable Standard

In an *inter partes* review based on a petition filed before November 13, 2018, we interpret claims of an unexpired patent using the broadest reasonable construction in light of the specification of the patent in which they appear. *See* 37 C.F.R. § 42.100(b) (2017). We presume a claim term

<sup>&</sup>lt;sup>8</sup> A recent amendment to this rule does not apply here because the Petition was filed before November 13, 2018. *See* Changes to the Claim Construction Standard for Interpreting Claims in Trial Proceedings Before the Patent Trial and Appeal Board, 83 Fed. Reg. 51,340 (Oct. 11, 2018)

carries its "ordinary and customary meaning," which is "the meaning that the term would have to a person of ordinary skill in the art in question" at the time of the invention. *In re Translogic Tech.*, *Inc.*, 504 F.3d 1249, 1257 (Fed. Cir. 2007).

2. <u>"memory controller bus operating independent of the system</u> bus"

Claim 1 requires a "memory controller bus operating independent of the system bus." Petitioner proposes we construe this term to mean "a bus for transferring data between two or more memory controllers where said data transfer does not use the system bus." Pet. 20. As Petitioner explains, the specification and claims support Petitioner's construction. *See id.* at 19 (citing Ex. 1001, [57], 2:29–33, 11:42–47). Patent Owner does not challenge Petitioner's construction. For the reasons stated in the Petition, we agree with Petitioner and construe "memory controller bus operating independent of the system bus" as "a bus for transferring data between two or more memory controllers where said data transfer does not use the system bus." *See* Pet. 19–20.

3. <u>"arbitration logic for arbitrating between the system bus master</u> and the first memory controller for access to the second memory"

Claim 1 requires "the second memory controller comprises arbitration logic for arbitrating between the system bus master and the first memory controller for access to the second memory." Although neither party proposes an explicit construction for this arbitration limitation, the parties' dispute centers on Patent Owner's implicit construction. Specifically, Patent

<sup>(</sup>codified at 37 C.F.R. pt. 42 (2019)) (amending 37 C.F.R. § 42.100(b) effective November 13, 2018).

Owner's argument that the asserted prior art fails to teach the arbitration limitation is premised on "access to the second memory" precluding indirect access to the second memory using intermediary components. *See* PO Resp. 42 (arguing that the asserted prior art does not teach the arbitration limitation because "disk read and write operations, including the transfer of data from host computer 101 to disk controller board 10, are managed by and carried out by disk controller board 10" rather than the host computer itself); *id.* at 44 (arguing that "[a]lthough data from host computer 101 is written to DRAM 116, it is PCI bus master 126, not host computer 101, that actually writes the data to DRAM 116"); *id.* at 45 (arguing that in the prior art, "all access to DRAM 116 must be made through components within DRAM interface 118" rather than directly); 46 (arguing that in the prior art, "it is bus slave write FIFO 132, not SCSI controllers 112A-E that has the capability to access and write to DRAM 116"). We disagree with Patent Owner's construction for three reasons.

First, Patent Owner's construction reads in a limitation requiring direct access from the system bus master and first memory controller to the second memory controller. The claim element at issue, however, requires only "arbitration logic for arbitrating between the system bus master and the first memory controller for access to the second memory." Although the claim's plain language requires that the system bus master and the first memory controller must be the origin of the arbitrated requests, nothing in the claim's plain language precludes access using intermediary components.

Second, other claim limitations undermine Patent Owner's construction. In addition to the arbitration limitation, claim 1 recites "when the data is transferred from the first memory controller to the second

memory controller, the data is received by the first memory controller from the storage locations within the first memory prior to *transferring the data to the second memory controller*" (emphasis added). This claim language suggests that access from the first memory controller to the second memory will not be direct, but will use the second memory controller as an intermediary.

Last, the '526 patent's specification undermines Patent Owner's direct-access argument because it includes embodiments in which the system bus master and first memory controller access the second memory using intermediary components. As Petitioner's expert, Pinaki Muzumder, Ph.D., notes, when the '526 patent's system bus master accesses the second memory, it does so indirectly, through an intermediary bus interface and through a second memory controller. Ex. 1040 ¶ 16 (citing Ex. 1001, 4:43– 47, 8:41–47). Similarly, the specification describes the first memory controller accessing the second memory through an intermediary data buffer within the second memory controller (i.e., data buffer 62 in Figure 1). *Id*. ¶ 17 (citing Ex. 1001, 8:23–26); see Ex. 1001, Fig. 1. Absent in the specification is any embodiment in which the system bus master or first memory controller accesses the second memory without involving intermediary components. Ex. 1040 ¶ 19. We decline to read into the claims a direct-access requirement that would exclude every specification embodiment. See Nellcor Puritan Bennett, Inc. v. Masimo Corp., 402 F.3d 1364, 1368 (Fed. Cir. 2005) ("[A] construction that excludes all of the

IPR2018-01004 Patent 7,171,526 B2

embodiments of an invention is rarely, if ever, correct.") (internal quotation marks omitted).

#### C. ASSERTED PRIOR ART

# 1. Callison (Ex. 1005)

Callison relates to a memory controller useable in a data processing system and, more particularly, a disk controller used in a computer system. Ex. 1005, 1:8–12, 2:22–25. Callison's system includes a host computer and a disk controller board, where the disk controller board controls accesses to a group of hard disk drives from the host computer. *Id.* at 4:9–11, 30:11–12, Fig. 1.

Callison's Figure 1 is reproduced below, with colored annotations added identifying various components that Petitioner asserts correspond to claim 1's limitations. Pet. 22.

<sup>-</sup>

<sup>&</sup>lt;sup>9</sup> In its Sur-reply, Patent Owner appears to shift its argument by asserting that, unlike in Callison, in the challenged patent, "[b]y the time data is sent to those intermediate components, however, arbitration logic 98 has already arbitrated between processor 24 and NAND flash controller 40." Sur-reply 15. We disagree with Patent Owner's argument because the claim language does not restrict sequencing of arbitration and data flow. Rather, it simply requires arbitration between two end points for access to memory. The claim is agnostic to whether data flow begins before arbitration.



Figure 1 "is a block diagram of a disk controller board." Ex. 1005, 2:66–67. As shown in Figure 1, Callison's computer system includes host computer 101 and disk controller board 10. Host computer 101 includes Extended Industry Standard Architecture (EISA) bus 100 that provides the communications channel to other components within host computer 101. *Id.* at 3:22–26. Disk controller board 10 includes a group of small computer system interface (SCSI) controllers 112A–E for controlling a group of hard

disk drives 114A–E, Dynamic Random-Access Memory (DRAM) interface 118 for controlling DRAM 116, and peripheral component interconnect (PCI) local bus 102, which connects the two memory controllers. *Id.* at 4:9–14, 5:9–10, 6:22–26, Fig. 1.

Callison's DRAM 116 is used as a cache (e.g., a posted write buffer, a read ahead cache) when data is transferred between host computer 101 and hard disk drives 114A–E. For example, when host computer 101 writes data to hard disk drives 114A–E, data is first transferred from a system memory of host computer system 101 to DRAM 116, and then transferred from DRAM 116 to hard disk drives 114A–E. *Id.* at 1:59–2:2, 2:32–34, 4:36–63, 5:33–37, 31:58–61. Callison describes that such a method improves overall system performance because the access time of DRAM 116 is much better than that of hard disk drives 114A–E. *Id.* at 2:2–4, 4:56–59.

In using DRAM 116 as a cache for data transfers between host computer 101 and hard disk drives 114A–E, Callison discloses that DRAM interface 118 includes DRAM arbiter 120 for arbitrating between host computer 101 and SCSI controllers 112A–E for access to DRAM 116. *Id.* at 6:28–30, 6:52–53.

# 2. *Dipert (Ex. 1011)*

Petitioner relies on Dipert for teaching flash memory, particularly NAND flash memory, which can be used to replace hard disk drives in some applications, such as mass file storage. *See* Ex. 1011, 43–44, 60.

# 3. Prince (Ex. 1012)

Petitioner relies on Prince for its disclosure that SDRAM is a type of DRAM known to have multiple advantages over conventional asynchronous DRAM. Ex. 1012, 14. 10

# 4. Yun (Ex. 1013)

Petitioner relies on Yun for its disclosure of a SCSI controller design that includes a transfer counter for counting data transferred through the SCSI controller. Ex. 1013, 2–6. 11

# 5. <u>Mergard (Ex. 1006)</u>

Petitioner relies on Mergard for its disclosure of a computer system with multiple components on a single integrated circuit device. Ex. 1006, [57], 5:6–9, 5:47–6:3, 10:9–16.

# 6. <u>Shanley (Ex. 1007)</u>

Petitioner relies on Shanley for its teaching that an EISA system includes one or multiple bus masters for the EISA bus, such as a main CPU and DMA controller. Ex. 1007, 28–31.<sup>12</sup>

<sup>&</sup>lt;sup>10</sup> All references to the page numbers in Prince refer to the page numbers inserted by Petitioner in the bottom, right-hand corner of each page in Exhibit 1012.

<sup>&</sup>lt;sup>11</sup> All references to the page numbers in Yun refer to the page numbers inserted by Petitioner in the bottom, right-hand corner of each page in Exhibit 1013.

<sup>&</sup>lt;sup>12</sup> All references to the page numbers in Shanley refer to the original page numbers in the bottom, right-hand or left-hand corner of each page in Exhibit 1007.

#### D. ASSERTED GROUNDS

Petitioner relies primarily on Callison's computer system to show the claimed data processing system. *See* Pet. 32–57. Petitioner reads the '526 patent's claimed system bus onto Callison's EISA bus, the claimed first memory onto Callison's hard disk drives, and the claimed second memory onto Callison's DRAM. *See id.* Petitioner further identifies Callison's SCSI controllers as the claimed first memory controller and Callison's DRAM controller as the claimed second memory controller. *Id.* at 38–41. Petitioner relies on Dipert, Prince, Yun, Mergard, and Shanley only to teach specific dependent claims' features. *Id.* at 57–84.

Patent Owner disputes a single limitation. According to Patent Owner, Callison does not teach that "the second memory controller comprises arbitration logic for arbitrating between the system bus master and the first memory controller for access to the second memory,' as is recited in claim 1 of the '526 patent." PO Resp. 36; *see id.* at 36–54.

For the reasons explained below, we disagree with Patent Owner and conclude that Petitioner has shown by a preponderance of evidence that claims 1–14 would have been obvious over the asserted prior art.

- 1. Obviousness of Claims 1–3, 5, 7, 9, 10, and 14 Based on Callison
  - a. <u>Claim 1</u>
    - i. Undisputed Preamble, Bus, and Memory Elements

The preamble of claim 1 recites "[a] data processing system." Petitioner identifies Callison's computer system where a disk array controller performs disk read and disk write operations on disk memories as "[a] data processing system." Pet. 32–33. For the recited "system bus," Petitioner identifies Callison's "EISA bus 100," which "includes at least a system data bus and a system address bus." *Id.* at 34. Patent Owner does

not dispute these teachings. We agree with Petitioner that Callison discloses a "data processing system" and "system bus."

Petitioner contends Callison discloses the recited "system bus master, coupled to the system bus" because Callison's host computer writes data to hard disk drives and functions as a bus master to perform these write operations. *Id.* at 36. According to Petitioner, "when [Callison's] host computer 101 writes data to hard disk drives 114A–E, host computer 101 controls data transfer on EISA bus 100, and thus is a system bus master." *Id.* at 36–37. Petitioner contends further that, to the extent that Callison does not expressly disclose a specific device in host computer 101 that serves as the bus master, a person of ordinary skill in the art "would have understood that host computer 101 would necessarily include a device, such as a processor or DMA, which is coupled to EISA bus 100 to control the operations of the bus." *Id.* at 38 (citing Ex. 1007, 28–31, Fig. 2-1). Patent Owner does not dispute Petitioner's assertions in these regards. We agree with Petitioner that Callison teaches a "system bus master, coupled to the system bus."

Petitioner identifies Callison's SCSI controllers 112A–E for controlling hard disk drives 114A–E as the claimed "first memory controller for controlling a first memory." *Id.* at 38–39. Petitioner identifies Callison's DRAM interface 118, which includes DRAM controller 124 for controlling DRAM 116, as the claimed "second memory controller for controlling a second memory." *Id.* at 40–41. Next, Petitioner identifies Callison's PCI local bus 102 coupled to SCSI controllers 112A–E and DRAM interface 118 as the claimed "memory controller bus operating independent of the system bus, said memory controller bus being coupled to the first memory controller

and to the second memory controller, said memory controller bus transferring data between the first memory controller and the second memory controller." *Id.* at 41–43. Petitioner notes that in Callison, PCI local bus 102 operates independent of EISA bus 100 (system bus) because "as shown in [Figure] 1, when data is transferred between SCSI controllers 112A–E ('first memory controller') and DRAM interface 118 ('second memory controller'), data is transferred exclusively on PCI local bus 102 ('memory controller bus')" and "such a data transfer does not use EISA... bus 100." *Id.* at 43. Patent Owner does not dispute Petitioner's assertions in these regards. We agree with Petitioner that Callison teaches the claimed first memory controller, second memory controller, and memory controller bus, as recited in claim 1.

# ii. Disputed Arbitration Logic Element

Claim 1 further requires that the second memory controller "comprises arbitration logic for arbitrating between the system bus master and the first memory controller for access to the second memory." Petitioner explains that Callison teaches this limitation because Callison's host computer 101 (system bus master) and SCSI controllers 112A–E (first memory controller) both access DRAM 116 (second memory). *Id.* at 45–47 (citing Ex. 1005, 2:32–34, 5:35–37, 4:36–51, 6:59–67, 10:4–20, 31:58–61; Ex. 1003, A20–A22). In addition, as Petitioner notes, Callison teaches that DRAM arbiter 120 (arbitration logic) "arbitrates 'all requests' to access DRAM 116." *Id.* at 47 (citing Ex. 1005, 6:29–31, 6:52–53, 7:39–48). "Thus," Petitioner concludes, "DRAM arbiter 120 arbitrates between host computer 101 and SCSI controllers 112A-E for access to DRAM 116." Id. We agree with Petitioner that Callison teaches the claimed "second memory controller [that] comprises arbitration logic for arbitrating between the system bus master and the first memory controller for access to the second memory."

Patent Owner argues that Callison is deficient because its system bus master and first memory controller do not access the second memory directly, but instead do so through intermediary components. *See* PO Resp. 42, 44, 45. According to Patent Owner, because all access to Callison's DRAM must go through the DRAM interface, DRAM arbiter 120 arbitrates only requests from requestors in DRAM interface 118 (second memory controller), rather than requests from the system bus master and the first memory controller. *See id.* 40 (citing Ex. 1005, 6:28–30). Patent Owner's

argument is premised largely on its arbitration logic claim construction, which we decline to adopt for the reasons explained above.

Patent Owner repeatedly cites Callison's teaching that "DRAM arbiter 120... arbitrates requests for the DRAM 116 from the various possible requestors in the DRAM interface 118." Ex. 1005, 6:28–30; see PO Resp. 26 (quoting Ex. 1005, 6:28–30); id. at 40 (same); id. at 48 (same); Sur-reply 4 (same); id. at 5 (same); id. at 6 (same). But the requests and data that access Callison's DRAM 116 (second memory) do not originate within DRAM interface 118 (second memory controller). Rather, they originate from host computer 101 (system bus master) and SCSI controllers 112A–E (first memory controllers), as the disputed limitation requires. See Ex. 1005, 2:32–34, 5:35–37, 4:36–51, 6:59–67, 10:4–20; see also Ex. 1040¶30. In other words, Callison's host computer 101 and SCSI controllers 112A–E access DRAM 116 even if they use intermediary components in the process to do so.

Patent Owner does not dispute Callison teaches host computer 101 (system bus master) initiates write operations to DRAM 116 (second memory) in which data from host computer 101 (system bus master) is written to DRAM 116 (second memory). *See* PO Resp. 42–43, 44; Sur-reply 8–10; Tr. 30:22–23. Patent Owner also does not dispute Callison discloses moving data from SCSI controllers 112A–E (first memory controllers) to DRAM 116 (second memory). *See* PO Resp. 46; Sur-reply 12–13. Because Callison further teaches "the DRAM arbiter 120 [arbitration logic] controls all requests to the DRAM 116 [second memory]," Ex. 1005, 6:52–53, we agree with Petitioner that Callison discloses "arbitration logic for arbitrating between the system bus master and the first memory controller for access to

IPR2018-01004 Patent 7,171,526 B2

the second memory." See Ex.  $1040 \, \P = 28-30$ .

iii. Undisputed Remaining Limitations Addressing Transferring Data through Memory Controllers

Claim 1 further recites "when the data is transferred from the first memory controller to the second memory controller, the data is received by the first memory controller from the storage locations within the first memory prior to transferring the data to the second memory controller," and "when the data is transferred from the second memory controller to the first memory controller, the data is received by the second memory controller from storage locations within the second memory prior to transferring the data to the first memory controller." Petitioner contends Callison discloses these limitations because in Callison's Figure 1, "when SCSI controllers 112A–E ('first memory controller') write data from hard disk drives 114A– E ('first memory') to DRAM 116 ('second memory'), SCSI controllers 112A-E first retrieve the data from hard disk drives 114A-E, then send the retrieved data to bus slave channel 128 of DRAM interface 118 ('second memory controller'), which writes the data to DRAM 116." Pet. 47–48 (citing Ex. 1005, 10:4–20). In addition, Petitioner notes, because Callison discloses the only path from DRAM 116 (second memory) to hard disk drives 114A–E (first memory) is first through DRAM interface 118 (second memory controller), then PCI local bus 102 (memory controller bus), and then SCSI controllers 112A-E (first memory controller), a skilled artisan

would have understood that the way it transfers data from DRAM 116 to hard disk drives 114A–E is to first transfer the data from DRAM 116 to DRAM interface 118 (*i.e.*, DRAM interface 118 retrieves data from the DRAM storage), and then the interface transfers the data from DRAM interface 118 to SCSI controllers 112A–E, which ultimately transfer the data to hard disk drives 114A–E.

*Id.* at 49. Patent Owner does not dispute these teachings. We agree with Petitioner that Callison teaches these undisputed limitations.

#### b. Claim 2

Claim 2 depends from claim 1 and recites "wherein the first memory is of a first memory type and the second memory is of a second memory type, and wherein the first memory type is different than the second memory type." Petitioner explains that Callison discloses this feature because it teaches hard disk drives and DRAM, which are two different memory types. *Id.* at 51. Patent Owner does not dispute Petitioner's assertion in this regard. We find Callison teaches "wherein the first memory is of a first memory type and the second memory is of a second memory type, and wherein the first memory type is different than the second memory type."

#### c. Claim 3

Claim 3 depends from claim 2 and recites "wherein the first memory type comprises block accessible memory." Petitioner explains, with relevant support from the prior art and its expert, that Callison's hard disk drives controlled by SCSI controllers include block accessible memory. *See id.* at 51–52 (citing Ex. 1008, 1; Ex. 1003, A28–A29). Patent Owner does not dispute Petitioner's assertion in this regard. We find Callison teaches "the first memory type comprises block accessible memory."

# d. Claim 5

Claim 5 depends from claim 2 and recites "wherein the second memory type comprises random accessible memory." Petitioner, with relevant support from its expert, explains that Callison's DRAM (Dynamic Random-Access Memory) by definition includes random accessible memory. *Id.* at 52 (citing Ex. 1003, A29). Patent Owner does not dispute

Petitioner's assertion in this regard. We find Callison teaches "the second memory type comprises random accessible memory."

#### e. Claim 7

Claim 7 depends from claim 1 and recites "wherein the second memory controller comprises an address counter for storing a starting address." Petitioner explains that, as shown in Callison's Figure 4, DRAM interface 118 (second memory controller) includes "address counter 556," which "is loaded with the start address." *Id.* at 53–54 (quoting Ex. 1005, 11:58–61). Patent Owner does not dispute Petitioner's assertion in this regard. We find Callison teaches the recited "second memory controller comprises an address counter for storing a starting address."

# f. <u>Claim 9</u>

Claim 9 depends from claim 1 and recites "wherein the memory controller bus comprises: a plurality of data signals; a read signal; a write signal; and an acknowledge signal." Petitioner explains, with relevant support from the prior art and its expert, that Callison's PCI local bus 102 meets this limitation because it conforms to the PCI bus standard, which includes a plurality of data signals, a read signal, a write signal, and an acknowledge signal. *Id.* at 54 (citing Ex. 1005, 3:26–31; Ex. 1016, 27, 29, 37, 41; Ex. 1003, A31–A34). Patent Owner does not dispute Petitioner's assertion in this regard. We find Callison teaches the recited "wherein the memory controller bus comprises: plurality of data signals; a read signal; a write signal; and an acknowledge signal."

# g. <u>Claim 10</u>

Claim 10 depends from claim 1 and recites "a third memory coupled to the system bus." Petitioner explains that Callison discloses this limitation because its host computer 101 includes a system memory, which is coupled

to EISA bus 100. *Id.* at 55. Patent Owner does not dispute Petitioner's assertion in this regard. We find Callison teaches the recited "third memory coupled to the system bus."

#### h. Claim 14

Claim 14 depends from claim 1 and recites "when the data is transferred from the first memory controller to the second memory controller, the data is provided by the second memory controller to the second memory for storage in the second memory after transferring the data to the second memory controller, and when the data is transferred from the second memory controller to the first memory controller, the data is provided by the first memory controller to the first memory for storage in the first memory after transferring the data to the first memory controller." Petitioner explains Callison discloses this limitation because, in Callison, when SCSI controllers 112A–E write data from hard disk drives 114A–E to DRAM 116, SCSI controllers 112A–E first retrieve the data from hard disk drives 114A–E, then send the retrieved data to the bus slave channel 128 of DRAM interface 118, which ultimately writes the data to DRAM 116. *Id*. at 56. Further, in this process, the data is provided by DRAM interface 118 to DRAM 116 for storage in DRAM 116 after the data has been transferred to DRAM interface 118. *Id.* Similarly, when host computer 101 writes data from the system memory to hard disk drives 114A–E, the data is transferred first from host computer 101 to write posting cache 136 within DRAM 116, then by DRAM interface 118 to SCSI controllers 112A-E, and then to hard disk drives 114A–E. *Id.* at 57. In that process, the data is provided by SCSI controllers 112A-E to hard disk drives 114A-E for storage in hard disk drives 114A–E after the data has been transferred to SCSI controllers 112A–

E. *Id.* Patent Owner does not dispute Petitioner's assertion in this regard. We find Callison teaches the additional limitation in claim 14.

# 2. Obviousness of Claim 4 Based on Callison and Dipert

Petitioner contends claim 4 would have been obvious over Callison and Dipert, in view of a skilled artisan's knowledge. Pet. 58-61. Claim 4 depends from claim 3 and recites "wherein the first memory type comprises NAND Flash memory." Petitioner explains that, while Callison does not disclose using NAND Flash memory as the first memory, Dipert "discloses NAND Flash memory and describes its advantages over hard disk drives." *Id.* at 58. Petitioner explains, with relevant support from the prior art and its expert, that it would have been obvious to adapt Callison's data processing system to use Dipert's NAND Flash memory "because NAND Flash memory was known to have multiple advantages over hard disk drives, such as, for example, lower power consumption, faster read speed, and longer battery life." *Id.* at 59 (citing Ex. 1011, 21, 43, 44; Ex. 1003 ¶¶ 122–124). Other than its argument addressing the arbitration logic for claim 1, addressed above, Patent Owner does not separately contest Callison's and Dipert's teachings related to claim 4. We agree with Petitioner that Dipert teaches the recited NAND Flash memory. In addition, Petitioner has articulated persuasive reasoning with rational underpinning to support the legal conclusion that its asserted combination of Callison and Dipert would have been obvious to one of ordinary skill in the art. See KSR Int'l Co. v. Teleflex Inc., 550 U.S. 398, 418 (2007).

# 3. Obviousness of Claim 6 Based on Callison and Prince

Petitioner contends claim 6 would have been obvious over Callison and Prince, in view of a skilled artisan's knowledge. Pet. 61–64. Claim 6

depends from claim 5 and recites "wherein the second memory type comprises synchronous dynamic random access memory." Petitioner explains that, although Callison does not disclose using SDRAM as the second memory type, Prince teaches using SDRAM, which "is an improved alternative to, and offers multiple advantages over, conventional DRAM." *Id.* at 62. Petitioner explains, with relevant support from the prior art and its expert, that it would have been obvious to modify Callison's DRAM to use Prince's SDRAM because "SDRAM was developed as a solution to address" the problem of mismatch in speed between asynchronous DRAM and microprocessors," and offers improved performance over DRAM "by freeing up the processor to do other tasks while the SDRAM is processing requests." *Id.* at 62–63 (citing Ex. 1012, 12, 14; Ex. 1003 ¶¶ 137–142). Patent Owner does not separately contest Callison's and Prince's teachings related to claim 6. We agree with Petitioner that Prince teaches the recited "the second memory type comprises synchronous dynamic random access memory." In addition, Petitioner has articulated persuasive reasoning with rational underpinning to support the legal conclusion that its proffered combination of Callison and Prince would have been obvious to one of ordinary skill in the art. See KSR, 550 U.S. at 418.

# 4. Obviousness of Claim 8 Based on Callison and Yun

Petitioner contends claim 8 would have been obvious over Callison and Yun, in view of a skilled artisan's knowledge. Pet. 64–71. Claim 8 depends from claim 1 and recites "wherein the first memory controller comprises a counter for counting a number of data portions transferred between the first memory and the second memory." Petitioner explains that, although Callison does not expressly disclose the counter recited in claim 8,

Yun "discloses a design of a SCSI controller that includes a transfer counter for counting data transferred through the SCSI controller." *Id.* at 65. Petitioner explains, with relevant support from the prior art and its expert, that it would have been obvious to adapt Callison's SCSI controllers 112A-E to include Yun's counter because "Yun provides a new design of SCSI controller, which is compatible with a commercial SCSI controller and improves the performance of conventional SCSI controllers." *Id.* at 68 (Ex. 1013, 1; Ex. 1003 ¶¶ 149, 150). Specifically, Petitioner notes, "Yun describes that the transfer counter, as part of the control circuit in the SCSI controller, is used to control and facilitate data transfers through the SCSI controller" by "signal[ing] the start and completion of a data transfer operation." Id. at 70. Patent Owner does not separately contest Callison's and Yun's teachings related to claim 8. We agree with Petitioner that Yun teaches the recited "the first memory controller comprises a counter for counting a number of data portions transferred between the first memory and the second memory." In addition, Petitioner has articulated persuasive reasoning with rational underpinning to support the legal conclusion that its proffered combination of Callison and Yun would have been obvious to one of ordinary skill in the art. See KSR, 550 U.S. at 418.

# 5. Obviousness of Claim 11 Based on Callison and Mergard

Petitioner contends claim 11 would have been obvious over Callison and Mergard, in view of a skilled artisan's knowledge. Pet. 71–76. Claim 11 depends from claim 1 and recites "wherein the data processing system is formed on a single integrated circuit." Petitioner explains that Mergard "describes the increasingly popular trend in the prior art of achieving a low-size, low-cost and low-power computer system by integrating the computer

system onto a single integrated circuit device." *Id.* at 74. Petitioner notes that a skilled artisan "would have understood that those advantages would apply to Callison's data processing system if it is formed on a single integrated circuit, thus making it low-cost, low-space, and low-power without sacrificing overall performance." *Id.* at 74–75 (citing Ex. 1003 ¶¶ 163–165). Patent Owner does not separately contest Callison's and Mergard's teachings related to claim 11. We agree with Petitioner that Mergard teaches the recited single integrated circuit feature. In addition, Petitioner has articulated persuasive reasoning with rational underpinning that supports the legal conclusion that its proffered combination of Callison and Mergard would have been obvious to one of ordinary skill in the art. *See KSR*, 550 U.S. at 418.

# 6. Obviousness of Claims 12 and 13 Based on Callison and Shanley Petitioner contends claims 12 and 13 would have been obvious over Callison and Shanley, in view of a skilled artisan's knowledge. Pet. 76–84. Claim 12 depends from claim 1 and recites "wherein the system bus master comprises a processor." Claim 13 also depends from claim 1 and recites "wherein the system bus master comprises direct memory access (DMA) circuitry." Petitioner explains that, to the extent that Callison does not expressly disclose that host computer 101 includes either a processor as a bus master (system bus master) or DMA circuitry for EISA bus 100, Shanley discloses those features. *Id.* at 76–77, 78. Petitioner asserts also that it would have been obvious to one skilled in the art to use the EISA system taught in Shanley for Callison's host computer 101 because "Callison . . . does not provide extensive detail on how to implement an EISA bus and associated components," whereas "Shanley provides that detailed

information, that is, the architecture of an EISA system that includes an EISA bus and other associated components in a computer system." *Id.* at 80. Petitioner explains further that one skilled in the art would also have been motivated to use Shanley's EISA system for Callison's host computer to achieve the benefits Shanley describes, including "parallel processing," which is "extremely efficient." *Id.* at 81 (quoting Ex. 1007, 29). Petitioner notes also that, according to Shanley, "DMA, as a bus master for an EISA bus, 'offers a low-cost alternative to intelligent bus master cards." *Id.* at 81 (quoting Ex. 1007, 22).

Patent Owner does not separately contest Callison's and Shanley's teachings related to claims 12 and 13. We agree with Petitioner that Shanley teaches both a "system bus master [that] comprises a processor" (as required in claim 12) and a "system bus master [that] comprises . . . DMA" (as required in claim 13). In addition, Petitioner has articulated persuasive reasoning with rational underpinning that supports the legal conclusion that its proffered combination—i.e., adapting Callison's host computer in view of Shanley's teachings on EISA systems—would have been obvious to one of ordinary skill in the art. *See KSR*, 550 U.S. at 418.

#### III. CONCLUSION

As indicated in the table below, Petitioner has shown by a preponderance of the evidence that claims 1–14 are unpatentable over the asserted prior art. <sup>13</sup>

<sup>&</sup>lt;sup>13</sup> Should Patent Owner wish to pursue amendment of the challenged claims in a reissue or reexamination proceeding subsequent to the issuance of this decision, we draw Patent Owner's attention to the April 2019 Notice Regarding Options for Amendments by Patent Owner Through Reissue or

| Claims        | <b>35 U.S.C.</b> § | Reference(s) | Claims Shown      | Claims Not Shown |
|---------------|--------------------|--------------|-------------------|------------------|
|               |                    | ` `          | Unpatentable      | Unpatentable     |
| 1–3, 5, 7, 9, | 103(a)             | Callison     | 1–3, 5, 7, 9, 10, |                  |
| 10, and 14    |                    |              | and 14            |                  |
| 4             | 103(a)             | Callison and | 4                 |                  |
|               |                    | Dipert       |                   |                  |
| 6             | 103(a)             | Callison and | 6                 |                  |
|               |                    | Prince       |                   |                  |
| 8             | 103(a)             | Callison and | 8                 |                  |
|               |                    | Yun          |                   |                  |
| 11            | 103(a)             | Callison and | 11                |                  |
|               |                    | Mergard      |                   |                  |
| 12 and 13     | 103(a)             | Callison and | 12 and 13         |                  |
|               |                    | Shanley      |                   |                  |
| Overall       |                    |              | 1–14              |                  |
| Outcome       |                    |              |                   |                  |

Certain documents have been sealed in this proceeding, but have not been relied upon in this Final Written Decision. *See* Paper 13. The record will be maintained undisturbed pending the outcome of any appeal taken from this decision. At the conclusion of any appeal proceeding, or if no appeal is taken, the documents may be made public. *See* Office Patent Trial Practice Guide, 77 Fed. Reg. 48,756, 48,760–61 (Aug. 14, 2012). Either party may file a motion to expunge the sealed documents from the record pursuant to 37 C.F.R. § 42.56. Any such motion will be decided after the conclusion of any appeal proceeding or the expiration of the time period for appealing.

-

Reexamination During a Pending AIA Trial Proceeding. See 84 Fed. Reg. 16,654 (Apr. 22, 2019). If Patent Owner chooses to file a reissue application or a request for reexamination of the challenged patent, we remind Patent Owner of its continuing obligation to notify the Board of any such related matters in updated mandatory notices. See 37 C.F.R. § 42.8(a)(3), (b)(2).

IPR2018-01004 Patent 7,171,526 B2

#### IV. ORDER

In consideration of the foregoing, it is hereby:

ORDERED that Petitioner has shown by a preponderance of the evidence that claims 1–14 of the '526 patent are unpatentable; and

FURTHER ORDERED that, because this is a Final Written Decision, the parties to the proceeding seeking judicial review of the decision must comply with the notice and service requirements of 37 C.F.R. § 90.2.

# **PETITIONER:**

Jeremy Jason Lang WEIL, GOTSHAL & MANGES LLP jason.lang@weil.com

# PATENT OWNER:

Philip E. Levy Robert W. Morris ECKERT SEAMANS CHERIN & MELLOTT, LLC plevy@eckertseamans.com rwmorris@eckertseamans.com