|          | Case 4:16-cv-03195 Documer                                                                   | nt 1 Filed in TXSD on 10/30/16 Page 1 of 10               |  |
|----------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|
|          |                                                                                              |                                                           |  |
| 1        | UNITED STATI                                                                                 | ES DISTRICT COURT                                         |  |
| 2        | FOR THE SOUTHERN DISTRICT OF TEXAS                                                           |                                                           |  |
| 3        |                                                                                              |                                                           |  |
| 4        | Civil Action 100                                                                             |                                                           |  |
| 5        | Plaintiff,<br>vs.                                                                            | COMPLAINT FOR PATENT                                      |  |
| 6        | HEWLETT-PACKARD COMPANY,                                                                     | INFRINGEMENT AND                                          |  |
| 7        |                                                                                              | DEMAND FOR JURY TRIAL                                     |  |
| 8        | Defendant.<br>************************************                                           |                                                           |  |
| 9        |                                                                                              |                                                           |  |
| 10       | NOW COMES Plaintiff, JAMES B. GOODMAN ("Goodman" herein), through his                        |                                                           |  |
| 11       | attorney, and files this Complaint for Patent Infringement and Demand for Jury Trial against |                                                           |  |
| 12       | Hewlett-Packard Company ("HP" herein).                                                       |                                                           |  |
| 13<br>14 |                                                                                              | PARTIES                                                   |  |
| 15       | 1. Goodman is an individual residing in the State of Texas.                                  |                                                           |  |
| 16       | 2. On information and belief from the web site for HP, the U.S. Corporate                    |                                                           |  |
| 17       | Headquarters is located at 1501 Page Mill Road, Palo Alto, CA 94304.                         |                                                           |  |
| 18       | 3. On information and belief from the web site for HP. HP promotes the purchase              |                                                           |  |
| 19<br>20 | its products in this Federal Jurisdiction on its web site, and through many stores           |                                                           |  |
| 20       |                                                                                              |                                                           |  |
| 21<br>22 | Houston, TX, including Best Buy, SP Richards Co., Staples Technologies                       |                                                           |  |
| 22       | Solutions, and Frys Electronics.                                                             |                                                           |  |
| 24       | 4. In addition, on information and belief, HP has a corporate campus located at              |                                                           |  |
| 25       | 20555 State Highway 24                                                                       | 9, Houston, TX 77070.                                     |  |
| 26       | 5. On information and belie                                                                  | f, HP has substantial sales and business presence in this |  |
| 27       | Federal Jurisdiction through HP's sales online through the internet, and through             |                                                           |  |
| 28       |                                                                                              |                                                           |  |
|          |                                                                                              |                                                           |  |

local stores; and HP has a significant physical presence at least with its corporate campus in Houston, TX.

JURISDICTION AND VENUE

- 6. This is an action for patent infringement of United States Patent No. 6,243,315 (hereinafter "the '315 Patent") pursuant to the laws of the United States of America as set forth in Title 35 Sections 271 and 281 of the United States Code. This court has subject matter jurisdiction over this action pursuant to 28 U.S.C. Sec. 1338(a) and 28 U.S.C. Sec. 1331. Venue is proper in this judicial district under 28 U.S.C. §§§ 1391(b), (c) and 1400(b).
- 7. On information and belief, HP is subject to this Court's specific and general personal jurisdiction, pursuant to due process and/or the Texas Long Arm Statute, due to at least its business presence in this Federal Judicial District, including substantial infringing activities in this Federal Judicial District.
- 8. On information and belief, HP, directly and/or through intermediaries, advertise at least through web sites and other web sites, offers to sell, sold and/or distributed its products, and/or has induced the sale and use of infringing products in this Federal Judicial District. In addition, and on information and belief, HP is subject to the Court's general jurisdiction, including from regularly doing business, or soliciting business, or engaging in other persistent courses of conduct, and/or deriving substantial revenue from goods and services provided to individuals and businesses in this Federal Judicial District.

9. Venue is proper in this Federal Judicial District because, on information and belief, HP has committed substantial infringement of the '315 Patent in this

Judicial District, and maintains offices in this Federal Judicial District.

## BACKGROUND

| 10. | HP makes, offers for sale many computer related products, including desktop    |
|-----|--------------------------------------------------------------------------------|
|     | computers, laptop computers, servers, and the like, and many of these HP       |
|     | computer related products incorporate memory products known in the industry as |
|     | DDR3, DDR3L, DDR4, and LPDDR4 memory products. Variations of these             |
|     | memory products such as the DDR3 memory product include DDR3-800, DDR3-        |
|     | 1066, DDR3-1333, DDR3-1600, and DDR3-1666 as well as DDR3L-800,                |
|     | DDR3L-1066, DDR3L-1333, DDR3L-1600, and DDR3L-1666. The use of the             |
|     | terms "DDR3", "DDR3L", "DDR4", and "LPDDR4" to include in the designation      |
|     | of a memory product requires the performance of the memory product to comply   |
|     | with the respective industry standards for performance, and operations.        |
| 11. | The standards published by the Joint Electron Device Engineering Council Solid |
|     | State Technology Association ("JEDEC") state for the respective DDR3,          |
|     | DDR3L, DDR4, and LPDDR4 memory products and their variation: "No claims        |
|     | to be in conformance with this standard may be made unless all requirements    |
|     | stated in the standard are met."                                               |
| 12. | On information and belief, the use of the terms "DDR3", "DDR3L", "DDR4", and   |

12. On information and belief, the use of the terms "DDR3", "DDR3L", "DDR4", and "LPDDR4" and variations thereof implies that the respective memory products complies with the corresponding JEDEC Standards.

13. Therefore, the DDR3, DDR3L, DDR4, and LPDDR4 memory products and their variations must operate in compliance with the respective standards established by the JEDEC Solid State Technology Association, 3103 North 10th Street, Suite

240-S, Arlington, VA 22201.

- Any memory product identified as being a DDR3 memory product or a variation thereof including the term "DDR3" must comply with JEDEC Standard JESD79-3F.
- 15. Any memory product identified as being a DDR3L memory product or a variation thereof including the term "DDR3L" must comply with both JEDEC Standard JESD79-3F and JESD79-3-1A.01.
- Any memory product identified as being a DDR4 memory product or a variation thereof including the term "DDR4" must comply with JEDEC Standard JESD79-4A.
- Any memory product identified as being a LPDDR4 memory product or a variation thereof including the term "LPDDR4" must comply with JEDEC Standard JESD209-4A.
- 18. On information and belief, the JEDEC Standards for DDR3, DDR3L, DDR4, and LPDDR4 memory products have several relevant operating capabilities in common when installed in an HP computer related product, for example: (a) Each memory product has at least two banks of volatile memory, and this is the equivalent of a plurality of volatile solid state memory devices under the doctrine of equivalents; (b) A first external device (supplied by HP computer related product) connected to the memory product can provide signals for selectively electrically isolating the address and control lines so that signals on the address and control lines do not reach the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related product) connected to the memory devices; and (c) A second external device (supplied by HP computer related produc

product can determine when the memory system is not being accessed and can
initiate a low power for the memory system wherein the first external device
isolates the memory devices and places the memory devices in self refresh mode,
thereby reducing the electrical energy drawn from the electrical power supply of
the HP computer related product.
19. On information and belief, the aforementioned HP computer related products

| 19. | On mormation and bener, the aforementioned fir computer related products       |
|-----|--------------------------------------------------------------------------------|
|     | incorporating a DDR3, DDR3L, DDR4, or LPDDR4 provide the aforementioned        |
|     | first and second external devices in order to take advantage of the respective |
|     | operating specification of the memory products, including the low power mode   |
|     | which saves electrical energy while protecting the memory product against      |
|     | potential signals which could damage or corrupt the stored data.               |
| 20. | The following is a Claim Chart for Claim 1 of the '315 Patent for the DDR3     |
|     |                                                                                |

memory product:

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

## CLAIM CHART AND ASSOCIATED CONSTRUCTION

18 U.. Patent No. 6,243,315 **HP COMPUTER RELATED SYSTEM** HAVING AN INSTALLED DDR3 19 **MEMORY PRODUCT AND PROVIDING** THE AFOREMENTIONED FIRST AND 20 SECOND EXTERNAL DEVICES 21 Claim 1. A memory system for use in a A "memory system" can be construed to be computer system, said memory system "a system capable of retaining data". The 22 JEDEC Standard JESD79-3F specification at comprising: 23 p. 18, Sec. 3.2, "The DDR3 SDRAM is a high-speed dynamic random-access memory 24 ...". On the same page, "an interface designed to transfer two data words per clock cycle". 25 The DDR3 memory product retains data. 26 Thus, this memory product is within the 27 preamble description. 28

1 a plurality of volatile solid state memory A "memory device" can be construed to be an devices that retain information when an "integrated circuit or chip"; and "a plurality 2 of volatile solid state memory devices" can be electrical power source is applied to said 3 memory devices within a predetermined construed to be "**two or more memory** voltage range and devices in the memory system into which 4 data may be written or from which data 5 may be retrieved that retain information while a electrical power source, having a 6 predetermined voltage range, is applied to the memory devices and when the voltage 7 reaches a predetermined threshold outside of that range, the memory devices will no 8 longer retain their current state of 9 information". 10 The JEDEC Standard JESD79-3F at p. 109, Sec. 6.1 states the absolute maximum DC 11 Ratings. P. 111, Sec. 7.1 shows the 12 recommended DC Operating Conditions with a minimum and maximum for the DC 13 voltages. 14 The JEDEC Standard JESD79-3F in at p. 77 15 refers to the memory module as being a "chip". See Sec. 4.15. 16 17 The JEDEC Standard JESD79-3F at p. 18, Sec. 3.2 states, "The DDR3 SDRAM is a 18 high-speed dynamic random-access internally configured a an eight-bank DRAM." The 19 second paragraph describes how a bank can 20 be selected. See the Command Truth Table at p. 33, Sec. 4.1, and NOTE 3 explains that 21 "BA" is for the selection of a bank being operated upon. Hence, the DDR3 has eight 22 memory banks and the equivalents of a 23 plurality of solid state memory devices. 24 On information and belief, a DRAM is volatile memory and that means a voltage in a 25 specific range must be applied to operate 26 acceptably as pointed out above. 27 capable of being placed in a self refresh The JEDEC Standard JESD79-3F shows that mode: the DDR3 is capable of being refreshed at p. 28

I

| 1  |                                                                                                                                    | and p. 79, Sec. 4.16 entitled "Self-Refresh                                                                                                                                                                                                             |
|----|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2  |                                                                                                                                    | Operation".                                                                                                                                                                                                                                             |
| 3  | a control device for selectively electrically                                                                                      | JEDEC Standard JESD79-3F at p. 81, Sec.                                                                                                                                                                                                                 |
| 4  | isolating said memory devices from respective address lines and respective control                                                 | 4.17.1 entitled "Power-Down Entry and Exit" discloses a power-down operation. The                                                                                                                                                                       |
| 5  | lines so that when said memory devices are electrically isolated, any signals received on                                          | description states, "Entering power-down<br>deactivates the input and output buffers,<br>excluding CK, CK#, ODT, CKE, and<br>RESET#. To protect DRAM internal delay<br>on CKE line to block the input signals,<br>multiple NOP or Deselect commands are |
| 6  | said respective address lines and respective                                                                                       |                                                                                                                                                                                                                                                         |
| 7  | control lines do not reach said memory devices; and                                                                                |                                                                                                                                                                                                                                                         |
| 8  |                                                                                                                                    |                                                                                                                                                                                                                                                         |
| 9  |                                                                                                                                    | needed during the CKE switch off and cylce(s) after, this timing period are defined                                                                                                                                                                     |
| 10 |                                                                                                                                    | as tCPDED. CKE_low will result in deactivation of command and receivers after                                                                                                                                                                           |
| 11 |                                                                                                                                    | tCPDED has expired. The text also states,                                                                                                                                                                                                               |
| 12 |                                                                                                                                    | "In power-down mode, CKE low, RESET#<br>high, and stable clock signal must be                                                                                                                                                                           |
| 13 |                                                                                                                                    | maintained at the inputs of the DDR3<br>SDRAM, and ODT should be in a valid state,                                                                                                                                                                      |
| 14 |                                                                                                                                    | but all other input signals are "Don't Care."                                                                                                                                                                                                           |
| 15 |                                                                                                                                    | The input signals are address and control signals are related to the CK# input noted at                                                                                                                                                                 |
| 16 |                                                                                                                                    | p. 13, Sec. 2.10, where it is stated, "All                                                                                                                                                                                                              |
| 17 |                                                                                                                                    | Address and control input signals are sampled<br>on the crossing of the positive edge of CK                                                                                                                                                             |
| 18 |                                                                                                                                    | and negative edge of CK#.                                                                                                                                                                                                                               |
| 19 | a memory access enable control device                                                                                              | The power-down is due to an input signal                                                                                                                                                                                                                |
| 20 | coupled to said control device and to said<br>control lines for determining when said                                              | from the second external device as pointed<br>out at P. 13, Sec. 2.10. The device generating                                                                                                                                                            |
| 21 | memory system is not being accessed and for<br>initiating a low power mode for said memory                                         | the input signal for the power-down functions like the claimed memory access enable                                                                                                                                                                     |
| 22 | system wherein said control device                                                                                                 | control device.<br>JEDEC Standard JESD79-3F, Sec. 4.17.1                                                                                                                                                                                                |
| 23 | electrically isolates said memory devices and places said memory devices in said self                                              | states, "Power-down is synchronously                                                                                                                                                                                                                    |
| 24 | refresh mode, thereby reducing the amount of<br>electrical energy being drawn from an<br>electrical power supply for said computer | entered when CKE is registered low (along with NOP or Deselect command). CKE is not                                                                                                                                                                     |
| 25 |                                                                                                                                    | allowed to go low while mode register set                                                                                                                                                                                                               |
| 26 | system.                                                                                                                            | command, MPR operations, ZQCAL operations, DLL locking or read/write                                                                                                                                                                                    |
| 27 |                                                                                                                                    | operations are in progress.                                                                                                                                                                                                                             |
| 28 |                                                                                                                                    |                                                                                                                                                                                                                                                         |
|    |                                                                                                                                    |                                                                                                                                                                                                                                                         |
|    |                                                                                                                                    |                                                                                                                                                                                                                                                         |

| 1  |     |                                                                                      |
|----|-----|--------------------------------------------------------------------------------------|
| 1  | 21. | The respective DDR3, DDR3L, DDR4, and LPDDR4 memory products are                     |
| 2  |     | typically incorporated into the HP computer related product on what is known in      |
| 3  |     | the industry as a "motherboard", and other components on the motherboard             |
| 4  |     | provide subsystems to monitor activity in the mounted memory product, initiate       |
| 5  |     |                                                                                      |
| 6  |     | the reduced power down mode, to inhibit responses in the memory products on          |
| 7  |     | the motherboard, and other requirements of the respective JEDEC standard.            |
| 8  | 22. | Goodman has granted limited, non-exclusive licenses to the following companies:      |
| 9  |     | Patriot Memory, LLC, Nan Ya Technology Corporation USA, ON Semiconductor             |
| 10 |     |                                                                                      |
| 11 |     | Corporation, Intel Corporation, Numonyx B.V., Atmel Corporation, Spansion,           |
| 12 |     | Inc., Hynix Semiconductor America Inc., NanoAmp Solutions, Inc., Integrated          |
| 13 |     | Silicon Solutions Inc., Fujitsu, Samsung, Sharp Electronics Corporation, Toshiba     |
| 14 |     | Corporation, Elpida, Micron Technology, Inc., Infineon                               |
| 15 |     | Technologies North America Corp, and Smart Modular Technologies Inc.                 |
| 16 | 22  |                                                                                      |
| 17 | 23. | On information and belief, HP purchases its memory product from at least one of      |
| 18 |     | the companies having a limited license from Goodman, and it has been                 |
| 19 |     | determined that if this is correct, HP is still liable for patent infringement.      |
| 20 | 24. | On information and belief, HP incorporates memory products from SK Hynix             |
| 21 |     | (successor of Hynix) and contact was made with SK Hynix to determine if SK           |
| 22 |     |                                                                                      |
| 23 |     | Hynix could provide a factual and legal basis for having its limited license include |
| 24 |     | HP, but SK Hynix was unable, or unwilling to provide any factual and legal basis.    |
| 25 |     | Other companies with limited licenses were also unable, or unwilling to provide a    |
| 26 |     | factual and legal basis for extending the respective limited licenses to other       |
| 27 |     |                                                                                      |
| 28 |     | unlicensed companies.                                                                |

| 1  |
|----|
| 2  |
| 3  |
| 4  |
| 5  |
| 6  |
| 7  |
| 8  |
| 9  |
| 10 |
| 11 |
| 12 |
| 13 |
| 14 |
| 15 |
| 16 |
| 17 |
| 18 |
| 19 |
| 20 |
| 21 |
| 22 |
| 23 |
| 24 |
| 25 |
| 26 |
| 27 |
| 28 |
|    |

## COUNT ONE

(DIRECT INFRINGEMENT OF U.S. PATENT NO. 6,243,315)

## Plaintiff Goodman repeats and incorporates herein the allegations contained in paragraphs 1 through 24 above. On June 5, 2001, the '315 Patent entitled "COMPUTER MEMORY SYSTEM WITH A LOW POWER MODE", was duly and legally issued to James B. Goodman, as the sole patentee. Plaintiff Goodman is the sole owner of the '315 Patent, and has standing to bring this action.

- 28. All of the limitations of Claim 1 of the '315 Patent are present in HP related computer products incorporating at least one DDR3, DDR3L, DDR4, or LPDDR4 memory product manufactured, offered for sale, and being sold directly or indirectly by HP in this Federal Judicial District.
- 29. All of the limitations of claim 1 of the '315 Patent are present in HP computer related products including offered for manufactured, offered for sale, and sold directly or indirectly by HP.
- 30. HP is infringing at least claim 1 of the '315 Patent literally, or under the doctrine of equivalents in this Federal Judicial District.

| 1        |                                                                                              | JURY DEN                                   | MAND                                                                        |
|----------|----------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------|
| 2        | Pursuant to Fed. R. Civ. P. 38(b), Plaintiff hereby demands a jury trial as to all issues in |                                            |                                                                             |
| 3        |                                                                                              | int to red. R. Civ. r . 36(0), r familin h | lereby demands a jury that as to an issues in                               |
| 4        | this lawsuit.                                                                                |                                            |                                                                             |
| 5        |                                                                                              | PRAYER FOR                                 | <u>R RELIEF</u>                                                             |
| 6        | THEREFORE, Plaintiff respectfully requests this Court to:                                    |                                            |                                                                             |
| 7        | a.                                                                                           | enter judgment for Plaintiff on Clain      | n 1 of the '315 Patent for patent infringement,                             |
| 8        | either literally, and/or under the doctrine of equivalents;                                  |                                            |                                                                             |
| 9        | b.                                                                                           | order that an accounting be had for t      | he damages caused to the Plaintiff by the                                   |
| 10<br>11 |                                                                                              | infringing activities of the HP;           |                                                                             |
| 11       | с.                                                                                           | enter an injunction to prohibit HP di      | rectly or indirectly from offering for sale, or                             |
| 13       |                                                                                              | selling infringing products;               |                                                                             |
| 14       | d.                                                                                           | award Plaintiff interest and costs; an     | d                                                                           |
| 15       |                                                                                              |                                            |                                                                             |
| 16       | e.                                                                                           | award Plaintiff such other and furthe      | er relief as this Court may deem just and                                   |
| 17       |                                                                                              | equitable.                                 |                                                                             |
| 18       |                                                                                              | THE PLAINTIFF                              |                                                                             |
| 19       |                                                                                              |                                            | JAMES B. GOODMAN                                                            |
| 20       | Date: Octobe                                                                                 | r 30, 2016                                 | <u>/s/ David Fink</u>                                                       |
| 21       |                                                                                              |                                            | David Fink<br>Reg. No. 299869                                               |
| 22       |                                                                                              |                                            | Fink & Johnson<br>7519 Apache Plume                                         |
| 23       |                                                                                              |                                            | Houston, Texas 77071                                                        |
| 24       |                                                                                              |                                            | 713.729.4991 Tel.; 713.729.8408 Fax<br>Attorney in Charge for the Plaintiff |
| 25       |                                                                                              |                                            |                                                                             |
| 26       |                                                                                              |                                            |                                                                             |
| 27       |                                                                                              |                                            |                                                                             |
| 28       |                                                                                              |                                            |                                                                             |