×

High-speed receiver architecture

  • US 10,097,273 B2
  • Filed: 12/12/2017
  • Issued: 10/09/2018
  • Est. Priority Date: 10/03/2005
  • Status: Active Grant
First Claim
Patent Images

1. A receiver comprising:

  • an analog-to-digital converter (ADC) that generates signal samples from a received signal having combined non-Gaussian noise and Gaussian noise;

    wherein the ADC is a pipelined ADC including an input track-and-hold stage followed by a plurality of low resolution ADC stages, each ADC stage includinga 1-bit comparator coupled to the input track-and-hold stage,a 1-bit digital-to-analog converter (DAC) coupled to the 1-bit comparator,an analog subtractor coupled to the 1-bit DAC and the input track-and-hold stage,a residue amplifier coupled to the analog subtractor, anda track-and-hold circuit coupled to the residue amplifier;

    a feedforward equalizer coupled to receive the signal samples from the ADC, and to apply equalization to generate equalized samples;

    a decoder coupled to an output of the feedforward equalizer, the decoder determining detected symbols from the equalized samples and a channel model by minimizing a cumulative metric that compensates the combined Gaussian and non-Gaussian noise in the received signal; and

    a channel estimator to receive the output of the feedforward equalizer and an output of the decoder and to generate the channel model and an error feedback signal to adaptively update coefficients of the feedforward equalizer based on the error feedback signal;

    wherein the ADC is configured in a sub-radix architecture having more ADC stages than there are bits in the received signal.

View all claims
  • 3 Assignments
Timeline View
Assignment View
    ×
    ×