×

Field effect transistor with narrow bandgap source and drain regions and method of fabrication

  • US 10,121,897 B2
  • Filed: 07/26/2017
  • Issued: 11/06/2018
  • Est. Priority Date: 02/23/2005
  • Status: Active Grant
First Claim
Patent Images

1. A transistor comprising:

  • a gate dielectric layer formed over a substrate;

    a gate electrode formed on the gate dielectric layer; and

    a pair of source/drain regions on opposite sides of the gate electrode, the pair of source/drain regions comprising a doped semiconductor film comprising a material selected from the group consisting of InSb, InAs, InP and InGaAs; and

    wherein the semiconductor film is doped to a p type conductivity with a carbon (C), a cadmium (Cd), a zinc (Zn), or a chromium (Cr) dopant.

View all claims
  • 0 Assignments
Timeline View
Assignment View
    ×
    ×