Array substrate and display device
First Claim
Patent Images
1. An array substrate comprising:
- a display area;
a non-display area outside of the display area;
a gate-in-panel (GIP) circuit in the non-display area;
a plurality of clock signal lines in the non-display area and configured to transfer signals to the GIP circuit, the plurality of clock signal lines comprising a first clock signal line, a second clock signal line substantially surrounding the first clock signal line, a third clock signal line substantially surrounding the second clock signal line, a fourth clock signal line substantially surrounding the third clock signal line, a fifth clock signal line on at least one side of a respective one of the first to fourth clock signal lines, a sixth clock signal line on at least one side of a respective one of the first to fourth clock signal lines, a seventh clock signal line on at least one side of a respective one of the first to fourth clock signal lines, and an eighth clock signal line on at least one side of a respective one of the first to fourth clock signal lines; and
connection lines in the non-display area and configured to connect the plurality of clock signal lines to the GIP circuit,wherein each of the plurality of clock signal lines is a ring shaped line,wherein each of the first to fourth clock signal lines is connected to each of the fifth to eighth clock signal lines, respectively, via at least two contact holes.
1 Assignment
0 Petitions
Accused Products
Abstract
An array substrate includes: a display area; a non-display area outside of the display area; a gate-in-panel (GIP) circuit in the non-display area; a plurality of clock signal lines in the non-display area and configured to transfer signals to the GIP circuit; and connection lines in the non-display area and configured to connect the plurality of clock signal lines to the GIP circuit. Each of the plurality of clock signal lines is a ring shaped line.
-
Citations
10 Claims
-
1. An array substrate comprising:
-
a display area; a non-display area outside of the display area; a gate-in-panel (GIP) circuit in the non-display area; a plurality of clock signal lines in the non-display area and configured to transfer signals to the GIP circuit, the plurality of clock signal lines comprising a first clock signal line, a second clock signal line substantially surrounding the first clock signal line, a third clock signal line substantially surrounding the second clock signal line, a fourth clock signal line substantially surrounding the third clock signal line, a fifth clock signal line on at least one side of a respective one of the first to fourth clock signal lines, a sixth clock signal line on at least one side of a respective one of the first to fourth clock signal lines, a seventh clock signal line on at least one side of a respective one of the first to fourth clock signal lines, and an eighth clock signal line on at least one side of a respective one of the first to fourth clock signal lines; and connection lines in the non-display area and configured to connect the plurality of clock signal lines to the GIP circuit, wherein each of the plurality of clock signal lines is a ring shaped line, wherein each of the first to fourth clock signal lines is connected to each of the fifth to eighth clock signal lines, respectively, via at least two contact holes. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
-
8. A display device including a display area, and a bezel area surrounding the display area, the display device comprising:
-
a circuit structure in the bezel area to generate a gate signal and to supply the gate signal to a thin-film transistor of a pixel in the display area; a first clock signal line in the bezel area to transfer a first clock signal to the circuit structure; a second clock signal line surrounding the first clock signal in the bezel area, and configured to transfer a second clock signal to the circuit structure; a first additional clock signal line on at least one side of the first clock signal line in the bezel area, connected to the first clock signal line; a second additional clock signal line on at least one side of the second clock signal line in the bezel area, connected to the second clock signal line; a first connection line between the circuit structure and the first clock signal line to connect the first clock signal line to the circuit structure; a second connection line between the circuit structure and the second clock signal line to connect the second clock signal line to the circuit structure; and wherein the first additional clock signal line and the second additional clock signal line are connected to the first and the second clock signal lines, respectively, via at least two contact holes. - View Dependent Claims (9, 10)
-
Specification