×

Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating

  • US 10,204,684 B2
  • Filed: 06/08/2018
  • Issued: 02/12/2019
  • Est. Priority Date: 02/07/2010
  • Status: Active Grant
First Claim
Patent Images

1. A semiconductor memory array comprising a plurality of semiconductor memory cells arranged in a plurality of rows and a plurality of columns, each said semiconductor memory cell comprising:

  • a substrate;

    a floating body region exposed at a surface of said substrate and configured to store volatile memory;

    a buried layer buried in a bottom portion of said substrate;

    wherein applying a bias to said buried layer results in at least two stable floating body region charge levels;

    a single polysilicon floating gate configured to store nonvolatile data;

    an insulating region insulating said floating body region from said single polysilicon floating gate; and

    first and second regions exposed at said surface at locations other than where said floating body region is exposed;

    wherein said floating gate is configured to receive transfer of data stored by the volatile memory; and

    wherein said buried layer is commonly connected to at least two of said memory cells.

View all claims
  • 4 Assignments
Timeline View
Assignment View
    ×
    ×