Semiconductor integrated circuit device
First Claim
1. A semiconductor integrated circuit device comprising:
- at least two I/O cell rows each including a plurality of I/O cells arranged in a first direction;
a plurality of external connection pads; and
a common power supply interconnect that connects together a plurality of first I/O cells configured either as I/O cells for supplying a power supply potential or as I/O s for supplying a ground potential, the first I/O cells each included in a respective one of the at least two I/O cell rows, whereinthe first I/O cells connected together via the common power supply interconnect are arranged so as to overlap with each other in the first direction, andthe common power supply interconnect extends in a second direction perpendicular to the first direction, and is connected to a plurality of first pads which are included by the plurality of external connection pads and are located closest to the common power supply interconnect in the first direction among the plurality of external connection pads, andthe plurality of first pads are arranged at a same position in the first direction.
2 Assignments
0 Petitions
Accused Products
Abstract
Disclosed herein is a configuration for ensuring sufficient power supply ability and ESD protection capability for I/O cells in a semiconductor integrated circuit device, without increasing its circuit area. In two I/O cell rows, a pair of I/O cells for supplying a power supply potential or ground potential are connected together via a common power supply interconnect. The I/O cells are arranged so as to overlap with each other in a first direction in which the I/O cells are arranged. The common power supply interconnect extends in a second direction perpendicular to the first direction, and is connected to first pads that are located closest in the first direction to the common power supply interconnect.
-
Citations
11 Claims
-
1. A semiconductor integrated circuit device comprising:
-
at least two I/O cell rows each including a plurality of I/O cells arranged in a first direction; a plurality of external connection pads; and a common power supply interconnect that connects together a plurality of first I/O cells configured either as I/O cells for supplying a power supply potential or as I/O s for supplying a ground potential, the first I/O cells each included in a respective one of the at least two I/O cell rows, wherein the first I/O cells connected together via the common power supply interconnect are arranged so as to overlap with each other in the first direction, and the common power supply interconnect extends in a second direction perpendicular to the first direction, and is connected to a plurality of first pads which are included by the plurality of external connection pads and are located closest to the common power supply interconnect in the first direction among the plurality of external connection pads, and the plurality of first pads are arranged at a same position in the first direction. - View Dependent Claims (2, 3, 4, 5)
-
-
6. A semiconductor integrated circuit device comprising:
-
at least two I/O cell rows each including a plurality of I/O cells arranged in a first direction; a plurality of external connection pads; a first common power supply interconnect that connects together a plurality of first I/O cells configured either as I/O cells for supplying a power supply potential or as I/O cells for supplying a ground potential, the first I/O cells each included in a respective one of the at least two I/O cell rows; and a second common power supply interconnect that connects together a plurality of second I/O cells configured either as I/O cells for supplying a power supply potential or as I/O cells for supplying a ground potential, the second I/O cells each included in a respective one of the at least two I/O cell rows, wherein the first I/O cells connected together via the first common power supply interconnect are arranged so as to overlap with each other in the first direction, the second I/O cells connected together via the second common power supply interconnect are arranged so as to overlap with each other in the first direction, the first common power supply interconnect extends in a second direction perpendicular to the first direction, and is connected to a first pad which is included by the plurality of external connection pads and is located closest to the first common power supply interconnect in the first direction among the plurality of external connection pads, the second common power supply interconnect extends in the second direction and is connected to a second pad which is included by the plurality of external connection pads, and the first pad and the second pad are arranged at a same position in the first direction. - View Dependent Claims (7, 8, 9, 10, 11)
-
Specification