Vertical field-effect transistor including a fin having sidewalls with a tapered bottom profile
First Claim
1. A method of forming a semiconductor structure comprising:
- forming at least one fin disposed over a substrate, wherein sidewalls of the at least one fin comprises a first portion proximate a top surface of the substrate having a tapered profile and a second portion disposed above the first portion;
forming a bottom source/drain region surrounding at least part of the first portion of the sidewalls of the at least one fin having the tapered profile; and
forming a bottom spacer disposed over a top surface of the bottom source/drain region surrounding at least part of the second portion of the sidewalls of the at least one fin;
wherein the at least one fin comprises a channel for a vertical field-effect transistor; and
further comprising forming an oxide layer disposed over the top surface of the substrate surrounding at least part of the first portion of the sidewalls of the at least one fin having the tapered profile, the bottom source/drain region being disposed over a top surface of the oxide layer;
wherein forming the at least one fin comprises;
patterning a hard mask layer over a portion of the substrate; and
etching portions of the substrate exposed by the hard mask layer to form the at least one fin; and
wherein forming the oxide layer comprises;
filling an oxide over the top surface of the substrate;
planarizing the oxide with a top surface of the hard mask layer; and
recessing the oxide to reveal at least part of the first portion of the sidewalls of the at least one fin having the tapered profile.
1 Assignment
0 Petitions
Accused Products
Abstract
A method of forming a semiconductor structure includes forming at least one fin disposed over a substrate, wherein sidewalls of the at least one fin includes a first portion proximate a top surface of the substrate having a tapered profile and a second portion disposed above the first portion. The method also includes forming a bottom source/drain region surrounding at least part of the first portion of the sidewalls of the at least one fin having the tapered profile and forming a bottom spacer disposed over a top surface of the bottom source/drain region surrounding at least part of the second portion of the sidewalls of the at least one fin. The at least one fin provides a channel for a vertical field-effect transistor.
-
Citations
5 Claims
-
1. A method of forming a semiconductor structure comprising:
-
forming at least one fin disposed over a substrate, wherein sidewalls of the at least one fin comprises a first portion proximate a top surface of the substrate having a tapered profile and a second portion disposed above the first portion; forming a bottom source/drain region surrounding at least part of the first portion of the sidewalls of the at least one fin having the tapered profile; and forming a bottom spacer disposed over a top surface of the bottom source/drain region surrounding at least part of the second portion of the sidewalls of the at least one fin; wherein the at least one fin comprises a channel for a vertical field-effect transistor; and further comprising forming an oxide layer disposed over the top surface of the substrate surrounding at least part of the first portion of the sidewalls of the at least one fin having the tapered profile, the bottom source/drain region being disposed over a top surface of the oxide layer; wherein forming the at least one fin comprises; patterning a hard mask layer over a portion of the substrate; and etching portions of the substrate exposed by the hard mask layer to form the at least one fin; and wherein forming the oxide layer comprises; filling an oxide over the top surface of the substrate; planarizing the oxide with a top surface of the hard mask layer; and recessing the oxide to reveal at least part of the first portion of the sidewalls of the at least one fin having the tapered profile. - View Dependent Claims (2, 3)
-
-
4. A method of forming a semiconductor structure comprising:
-
forming at least one fin disposed over a substrate, wherein sidewalls of the at least one fin comprises a first portion proximate a top surface of the substrate having a tapered profile and a second portion disposed above the first portion; forming a bottom source/drain region surrounding at least part of the first portion of the sidewalls of the at least one fin having the tapered profile; and forming a bottom spacer disposed over a top surface of the bottom source/drain region surrounding at least part of the second portion of the sidewalls of the at least one fin; wherein the at least one fin comprises a channel for a vertical field-effect transistor; wherein the bottom source/drain region is disposed over the top surface of the substrate; wherein forming the at least one fin comprises; patterning a hard mask layer over a portion of the substrate; and etching portions of the substrate exposed by the hard mask layer to form the at least one fin; and wherein forming the bottom spacer comprises; depositing a spacer material over the top surface of the substrate, the hard mask layer and sidewalls of the at least one fin; and etching the spacer material to remove portions of the spacer material disposed on the top surface of the hard mask layer and the top surface of the substrate and to leave portions of the spacer material disposed on the sidewalls of the hard mask layer and on the second portion of the sidewalls of the at least one fin, the remaining portions of the spacer material providing the bottom spacer. - View Dependent Claims (5)
-
Specification