Semiconductor device and electronic device
First Claim
1. A semiconductor device comprising:
- a first transistor;
a second transistor;
a third transistor;
a fourth transistor;
a fifth transistor;
a sixth transistor;
a seventh transistor; and
an eighth transistor,wherein one of a source and a drain of the first transistor is electrically connected to a first wiring,wherein the other of the source and the drain of the first transistor is electrically connected to a second wiring,wherein one of a source and a drain of the second transistor is electrically connected to the first wiring,wherein the other of the source and the drain of the second transistor is electrically connected to a third wiring,wherein one of a source and a drain of the third transistor is electrically connected to a gate of the first transistor,wherein the other of the source and the drain of the third transistor is electrically connected to a fourth wiring,wherein a gate of the third transistor is electrically connected to the fourth wiring,wherein one of a source and a drain of the fourth transistor is electrically connected to the gate of the first transistor,wherein a gate of the fourth transistor is electrically connected to a gate of the second transistor,wherein one of a source and a drain of the fifth transistor is electrically connected to the first wiring,wherein the other of the source and the drain of the fifth transistor is electrically connected to the third wiring,wherein one of a source and a drain of the sixth transistor is electrically connected to the gate of the first transistor,wherein a gate of the sixth transistor is electrically connected to a gate of the fifth transistor,wherein one of a source and a drain of the seventh transistor is electrically connected to the first wiring,wherein the other of the source and the drain of the seventh transistor is electrically connected to the third wiring,wherein one of a source and a drain of the eighth transistor is electrically connected to the gate of the first transistor,wherein a gate of the eighth transistor is electrically connected to a gate of the seventh transistor,wherein the other of the source and the drain of the fourth transistor, the other of the source and the drain of the sixth transistor and the other of the source and the drain of the eighth transistor are electrically connected to one another,wherein the first transistor, the second transistor, the third transistor, the fourth transistor, the fifth transistor, the sixth transistor, the seventh transistor and the eighth transistor each comprise an oxide semiconductor in a channel formation region,wherein the oxide semiconductor comprises indium, gallium and zinc,wherein the oxide semiconductor comprises c-axis aligned crystals, andwherein a signal is output to the first wiring.
0 Assignments
0 Petitions
Accused Products
Abstract
An object is to improve the drive capability of a semiconductor device. The semiconductor device includes a first transistor and a second transistor. A first terminal of the first transistor is electrically connected to a first wiring. A second terminal of the first transistor is electrically connected to a second wiring. A gate of the second transistor is electrically connected to a third wiring. A first terminal of the second transistor is electrically connected to the third wiring. A second terminal of the second transistor is electrically connected to a gate of the first transistor. A channel region is formed using an oxide semiconductor layer in each of the first transistor and the second transistor. The off-state current of each of the first transistor and the second transistor per channel width of 1 μm is 1 aA or less.
205 Citations
6 Claims
-
1. A semiconductor device comprising:
-
a first transistor; a second transistor; a third transistor; a fourth transistor; a fifth transistor; a sixth transistor; a seventh transistor; and an eighth transistor, wherein one of a source and a drain of the first transistor is electrically connected to a first wiring, wherein the other of the source and the drain of the first transistor is electrically connected to a second wiring, wherein one of a source and a drain of the second transistor is electrically connected to the first wiring, wherein the other of the source and the drain of the second transistor is electrically connected to a third wiring, wherein one of a source and a drain of the third transistor is electrically connected to a gate of the first transistor, wherein the other of the source and the drain of the third transistor is electrically connected to a fourth wiring, wherein a gate of the third transistor is electrically connected to the fourth wiring, wherein one of a source and a drain of the fourth transistor is electrically connected to the gate of the first transistor, wherein a gate of the fourth transistor is electrically connected to a gate of the second transistor, wherein one of a source and a drain of the fifth transistor is electrically connected to the first wiring, wherein the other of the source and the drain of the fifth transistor is electrically connected to the third wiring, wherein one of a source and a drain of the sixth transistor is electrically connected to the gate of the first transistor, wherein a gate of the sixth transistor is electrically connected to a gate of the fifth transistor, wherein one of a source and a drain of the seventh transistor is electrically connected to the first wiring, wherein the other of the source and the drain of the seventh transistor is electrically connected to the third wiring, wherein one of a source and a drain of the eighth transistor is electrically connected to the gate of the first transistor, wherein a gate of the eighth transistor is electrically connected to a gate of the seventh transistor, wherein the other of the source and the drain of the fourth transistor, the other of the source and the drain of the sixth transistor and the other of the source and the drain of the eighth transistor are electrically connected to one another, wherein the first transistor, the second transistor, the third transistor, the fourth transistor, the fifth transistor, the sixth transistor, the seventh transistor and the eighth transistor each comprise an oxide semiconductor in a channel formation region, wherein the oxide semiconductor comprises indium, gallium and zinc, wherein the oxide semiconductor comprises c-axis aligned crystals, and wherein a signal is output to the first wiring. - View Dependent Claims (2)
-
-
3. A semiconductor device comprising:
-
a first transistor; a second transistor; a third transistor; a fourth transistor; a fifth transistor; a sixth transistor; a seventh transistor; and an eighth transistor, wherein one of a source and a drain of the first transistor is electrically connected to a first wiring, wherein the other of the source and the drain of the first transistor is electrically connected to a second wiring, wherein one of a source and a drain of the second transistor is electrically connected to the first wiring, wherein the other of the source and the drain of the second transistor is electrically connected to a third wiring, wherein one of a source and a drain of the third transistor is electrically connected to a gate of the first transistor, wherein the other of the source and the drain of the third transistor is electrically connected to a fourth wiring, wherein a gate of the third transistor is electrically connected to the fourth wiring, wherein one of a source and a drain of the fourth transistor is electrically connected to the gate of the first transistor, wherein a gate of the fourth transistor is electrically connected to a gate of the second transistor, wherein one of a source and a drain of the fifth transistor is electrically connected to the first wiring, wherein the other of the source and the drain of the fifth transistor is electrically connected to the third wiring, wherein one of a source and a drain of the sixth transistor is electrically connected to the gate of the first transistor, wherein a gate of the sixth transistor is electrically connected to a gate of the fifth transistor, wherein one of a source and a drain of the seventh transistor is electrically connected to the first wiring, wherein the other of the source and the drain of the seventh transistor is electrically connected to the third wiring, wherein one of a source and a drain of the eighth transistor is electrically connected to the gate of the first transistor, wherein a gate of the eighth transistor is electrically connected to a gate of the seventh transistor, wherein the other of the source and the drain of the fourth transistor, the other of the source and the drain of the sixth transistor and the other of the source and the drain of the eighth transistor are electrically connected to one another, wherein the first transistor, the second transistor, the third transistor, the fourth transistor, the fifth transistor, the sixth transistor, the seventh transistor and the eighth transistor each comprise an oxide semiconductor in a channel formation region, wherein the oxide semiconductor comprises indium, gallium and zinc, wherein the oxide semiconductor comprises c-axis aligned crystals, wherein a signal is output to the first wiring, wherein a clock signal is input to the second wiring, and wherein the third wiring is a power supply line. - View Dependent Claims (4)
-
-
5. A semiconductor device comprising:
-
a pixel portion; and a circuit for driving the pixel portion, the circuit comprising; a first transistor; a second transistor; a third transistor; a fourth transistor; a fifth transistor; a sixth transistor; a seventh transistor; and an eighth transistor, wherein one of a source and a drain of the first transistor is electrically connected to a first wiring, wherein the other of the source and the drain of the first transistor is electrically connected to a second wiring, wherein one of a source and a drain of the second transistor is electrically connected to the first wiring, wherein the other of the source and the drain of the second transistor is electrically connected to a third wiring, wherein one of a source and a drain of the third transistor is electrically connected to a gate of the first transistor, wherein the other of the source and the drain of the third transistor is electrically connected to a fourth wiring, wherein a gate of the third transistor is electrically connected to the fourth wiring, wherein one of a source and a drain of the fourth transistor is electrically connected to the gate of the first transistor, wherein a gate of the fourth transistor is electrically connected to a gate of the second transistor, wherein one of a source and a drain of the fifth transistor is electrically connected to the first wiring, wherein the other of the source and the drain of the fifth transistor is electrically connected to the third wiring, wherein one of a source and a drain of the sixth transistor is electrically connected to the gate of the first transistor, wherein a gate of the sixth transistor is electrically connected to a gate of the fifth transistor, wherein one of a source and a drain of the seventh transistor is electrically connected to the first wiring, wherein the other of the source and the drain of the seventh transistor is electrically connected to the third wiring, wherein one of a source and a drain of the eighth transistor is electrically connected to the gate of the first transistor, wherein a gate of the eighth transistor is electrically connected to a gate of the seventh transistor, wherein the other of the source and the drain of the fourth transistor, the other of the source and the drain of the sixth transistor and the other of the source and the drain of the eighth transistor are electrically connected to one another, wherein the first transistor, the second transistor, the third transistor, the fourth transistor, the fifth transistor, the sixth transistor, the seventh transistor and the eighth transistor each comprise an oxide semiconductor in a channel formation region, wherein the oxide semiconductor comprises indium, gallium and zinc, wherein the oxide semiconductor comprises c-axis aligned crystals, wherein a signal is output to the first wiring, wherein a clock signal is input to the second wiring, and wherein the third wiring is a power supply line. - View Dependent Claims (6)
-
Specification