×

Power distribution networks for monolithic three-dimensional semiconductor integrated circuit devices

  • US 10,607,938 B1
  • Filed: 10/26/2018
  • Issued: 03/31/2020
  • Est. Priority Date: 10/26/2018
  • Status: Active Grant
First Claim
Patent Images

1. A device comprising:

  • a backside layer comprising a first power distribution plane;

    a first device tier disposed over the backside layer, wherein the first device tier comprises an integrated circuit comprising field-effect transistor devices;

    at least one interlayer via which vertically connects a source/drain region of at least one field-effect transistor device of the first device tier to the first power distribution plane;

    a second device tier disposed over the first device tier, wherein the second device tier comprises an integrated circuit comprising field-effect transistor devices;

    a back-end-of-line layer disposed over the second device tier, andan interconnect structure which extends from the back-end-of-line layer through the second device tier and the first device tier and which contacts the first power distribution plane to connect at least one of positive power supply voltage and negative power supply voltage to the first power distribution plane;

    wherein the back-end-of-line layer comprises a second power distribution plane to distribute at least one of positive power supply voltage and negative power supply voltage to the field-effect transistor devices of the second device tier.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×