Electronic device and sensor device with low power consumption and related methods
First Claim
Patent Images
1. An electronic device, comprising:
- a power source configured to generate a reference voltage;
a data storage element comprising a first input terminal, a second input terminal, a control terminal, and an output terminal, wherein the first input terminal of the data storage element is configured to receive the reference voltage, wherein the second input terminal of the data storage element is configured to receive an electrical input signal, wherein the data storage element is configured to change state in response to reception of the electrical input signal, and wherein a first output signal is generated at the output terminal of the data storage element in response to the data storage element changing state;
a transducer configured to generate the electrical input signal at an output of the transducer;
a power circuit comprising a first input terminal, a second input terminal, and an output terminal, wherein the first input terminal of the power circuit is configured to receive the reference voltage, wherein the second input terminal of the power circuit is configured to receive the first output signal from the data storage element, and wherein the power circuit is configured to be enabled in response to reception of the first output signal; and
a processor coupled to the output terminal of the power circuit and to the control terminal of the data storage element, wherein the power circuit is configured to provide power to the processor when the power circuit is enabled, wherein the processor is configured to provide a control signal to the control terminal of the data storage element to clear the first output signal, wherein, on receipt of the control signal, the first output signal is cleared at the output terminal of the data storage element and a second output signal is generated at the output terminal of the data storage element, wherein the second output signal causes the power circuit to be disabled and to cease provision of power to the processor to conserve power of the power source.
0 Assignments
0 Petitions
Accused Products
Abstract
An electronic device may include a transducer configured to generate an electrical output responsive to an input, and a data storage element configured to change state responsive to the transducer. The electronic device may include a power circuit configured to turn on and supply power responsive to the data storage element changing state, and a processing circuit configured to be powered by the power circuit.
-
Citations
19 Claims
-
1. An electronic device, comprising:
-
a power source configured to generate a reference voltage; a data storage element comprising a first input terminal, a second input terminal, a control terminal, and an output terminal, wherein the first input terminal of the data storage element is configured to receive the reference voltage, wherein the second input terminal of the data storage element is configured to receive an electrical input signal, wherein the data storage element is configured to change state in response to reception of the electrical input signal, and wherein a first output signal is generated at the output terminal of the data storage element in response to the data storage element changing state; a transducer configured to generate the electrical input signal at an output of the transducer; a power circuit comprising a first input terminal, a second input terminal, and an output terminal, wherein the first input terminal of the power circuit is configured to receive the reference voltage, wherein the second input terminal of the power circuit is configured to receive the first output signal from the data storage element, and wherein the power circuit is configured to be enabled in response to reception of the first output signal; and a processor coupled to the output terminal of the power circuit and to the control terminal of the data storage element, wherein the power circuit is configured to provide power to the processor when the power circuit is enabled, wherein the processor is configured to provide a control signal to the control terminal of the data storage element to clear the first output signal, wherein, on receipt of the control signal, the first output signal is cleared at the output terminal of the data storage element and a second output signal is generated at the output terminal of the data storage element, wherein the second output signal causes the power circuit to be disabled and to cease provision of power to the processor to conserve power of the power source. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
-
9. An electronic device, comprising:
-
a wireless receiver is configured to generate an electrical pulse in response to a received radio frequency signal; a power source configured to generate a reference voltage; a latch circuit comprising a first input terminal, a second input terminal, a control terminal, and an output terminal, wherein the first input terminal of the latch circuit is configured to receive the reference voltage, wherein the second input terminal of the latch circuit is configured to receive the electrical pulse from the wireless receiver, wherein the latch circuit is configured to change state in response to reception of the electrical pulse, and wherein an enable signal is generated at the output terminal of the latch circuit in response to the latch circuit changing state; a power circuit comprising a first input terminal, a second input terminal, and an output terminal, wherein the first input terminal of the power circuit is configured to receive the reference voltage, wherein the second input terminal of the power circuit is configured to receive the enable signal from the latch circuit, and wherein the power circuit is configured to be enabled in response to reception of the enable signal; and a processor comprising a first power terminal, the first power terminal of the processor being coupled to the output terminal of the power circuit, wherein the power circuit is configured to provide power to the processor via the first power terminal of the processor when the power circuit is enabled, wherein the processor is configured to provide a disable signal to the control terminal of the latch circuit to clear the enable signal, wherein, on receipt of the disable signal, the enable signal is cleared at the output terminal of the latch circuit, wherein clearing the enable signal causes the power circuit to be disabled and to cease provision of power to the processor to conserve power of the power source. - View Dependent Claims (10, 11)
-
-
12. An electronic device, comprising:
-
a transducer configured to generate an electrical output at an output terminal of the transducer; a battery configured to generate power; a data storage element comprising a first input terminal, a second input terminal, a control terminal, and an output terminal, wherein the first input terminal is configured to receive power from the battery, wherein the second input terminal is configured to receive the electrical output of the transducer, wherein the data storage element is configured to change state in response to reception of the electrical output, and wherein an enable signal is generated at the output terminal of the data storage element in response to the data storage element changing state; a power circuit comprising a power terminal, an enable terminal, and an output terminal, wherein the power terminal is configured to receive power from the battery, wherein the enable terminal is configured to receive the enable signal from the data storage element, and wherein the power circuit is configured to be enabled in response to reception of the enable signal; and a processor coupled to the output terminal of the power circuit and to the control terminal of the data storage element, wherein the power circuit is configured to provide power to the processor when the power circuit is enabled, wherein the processor is configured to provide a control signal to the control terminal of the data storage element to clear the enable signal, wherein, on receipt of the control signal, the enable signal is cleared at the output terminal of the data storage element, wherein clearing the enable signal causes the power circuit to be disabled and to cease provision of power to the processor to conserve power of the battery. - View Dependent Claims (13, 14, 15, 16, 17, 18, 19)
-
Specification