Method of semiconductor integrated circuit fabrication
First Claim
1. A method for fabricating a semiconductor integrated circuit (IC), the method comprising:
- providing a first conductive feature on a substrate and a second conductive feature in the substrate, wherein the first conductive feature is surrounded by a spacer and by a first dielectric layer;
forming a first hard mask (HM) as a top layer on the first conductive feature, wherein the forming the first HM includes forming a first trench by removing a portion of the first conductive feature and thereafter filling the first trench with a dielectric material;
depositing a second dielectric layer directly on the first dielectric layer and on the first HM;
selectively etching a first opening through the first and second dielectric layers, wherein the first opening exposes the second conductive feature, and wherein the selectively etching is performed such that the first and second dielectric layers have an etching selectivity with the first HM;
forming a first metal plug in the first opening to connect the second conductive feature;
removing the second dielectric layer;
forming a second HM as a top layer on the first metal plug;
forming a third dielectric layer over the first dielectric layer, over the first HM, and over the second HM;
simultaneously etching a plurality of second openings through the third dielectric layer such that the second openings are isolated from each other, wherein at least a first one of the second openings extends vertically through the first HM and exposes the first conductive feature, and wherein at least a second one of the second openings extends vertically through the second HM and exposes the first metal plug; and
forming second metal plugs in the second openings to connect to the first conductive feature and the first metal plug.
1 Assignment
0 Petitions
Accused Products
Abstract
A method of fabricating a semiconductor integrated circuit (IC) is disclosed. A first conductive feature and a second conductive feature are provided. A first hard mask (HM) is formed on the first conductive feature. A patterned dielectric layer is formed over the first and the second conductive features, with first openings to expose the second conductive features. A first metal plug is formed in the first opening to contact the second conductive features. A second HM is formed on the first metal plugs and another patterned dielectric layer is formed over the substrate, with second openings to expose a subset of the first metal plugs and the first conductive features. A second metal plug is formed in the second openings.
-
Citations
20 Claims
-
1. A method for fabricating a semiconductor integrated circuit (IC), the method comprising:
-
providing a first conductive feature on a substrate and a second conductive feature in the substrate, wherein the first conductive feature is surrounded by a spacer and by a first dielectric layer; forming a first hard mask (HM) as a top layer on the first conductive feature, wherein the forming the first HM includes forming a first trench by removing a portion of the first conductive feature and thereafter filling the first trench with a dielectric material; depositing a second dielectric layer directly on the first dielectric layer and on the first HM; selectively etching a first opening through the first and second dielectric layers, wherein the first opening exposes the second conductive feature, and wherein the selectively etching is performed such that the first and second dielectric layers have an etching selectivity with the first HM; forming a first metal plug in the first opening to connect the second conductive feature; removing the second dielectric layer; forming a second HM as a top layer on the first metal plug; forming a third dielectric layer over the first dielectric layer, over the first HM, and over the second HM; simultaneously etching a plurality of second openings through the third dielectric layer such that the second openings are isolated from each other, wherein at least a first one of the second openings extends vertically through the first HM and exposes the first conductive feature, and wherein at least a second one of the second openings extends vertically through the second HM and exposes the first metal plug; and forming second metal plugs in the second openings to connect to the first conductive feature and the first metal plug. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
-
9. A method comprising:
-
receiving a substrate having a first dielectric layer disposed thereupon, a first conductive feature and spacers disposed within the first dielectric layer, and a plurality of second conductive features disposed within the substrate; recessing an entire upper portion of the first conductive feature to form a first trench, wherein side surfaces of the first trench are defined by the spacers, and wherein a bottom surface of the first trench is defined by a remaining portion of the first conductive feature after the recessing; filling the first trench to form a first hard mask, wherein the first dielectric layer, the first hard mask, and the spacers are formed to have substantially co-planar upper surfaces; forming a second dielectric layer directly on the first dielectric layer and the first hard mask; recessing a portion of the first dielectric layer and a portion of the second dielectric layer to define a plurality of second trenches that each extends through the first and second dielectric layers and that each exposes a respective one of the second conductive features, wherein the recessing is performed using an etching process in which the first and second dielectric layers have an etching selectivity with the first hard mask; forming a plurality of first plugs in the second trenches, wherein each of the first plugs is electrically coupled to a respective one of the second conductive features; removing the second dielectric layer; recessing a portion of each of the first plugs to define a plurality of third trenches that exposes an upper surface of the first plugs; forming a plurality of second hard masks within the third trenches; forming a third dielectric layer over the first dielectric layer, the spacers, the first hard mask, and the second hard masks; forming a plurality of second plugs that each extends vertically through the third dielectric layer and through the second hard masks to electrically couple to the first plug, wherein a first one of the second plugs is formed to be adjacent to the first conductive feature, and wherein a second one of the second plugs is formed to be away from the first conductive feature such that at least one of the first plugs is located between the first conductive feature and the second one of the second plugs; and forming a third plug that extends vertically through the third dielectric layer and through the first hard mask to electrically couple to the first conductive feature. - View Dependent Claims (10, 11, 12, 13, 14, 15)
-
-
16. A method comprising:
-
receiving a substrate having disposed thereupon; a first conductive feature and a second conductive feature, wherein a top surface of the first conductive feature is above a top surface of the second conductive feature; a first dielectric layer disposed alongside the first conductive feature and on the second conductive feature; and a spacer disposed between the first conductive feature and the first dielectric layer; partially removing the first conductive feature and forming a first hard mask on a remaining portion of the first conductive feature, wherein a top surface of the first hard mask is substantially coplanar with a top surface of the first dielectric layer and with a top surface of the spacer, and wherein the first hard mask and the first dielectric layer have different material compositions; forming a second dielectric layer directly on the first dielectric layer and the first hard mask; etching the first dielectric layer to form a first trench in the first dielectric layer and the second dielectric layer, wherein the first trench exposes the second conductive feature, wherein the etching is configured to have an etching selectivity between the first and second dielectric layers and the first hard mask, such that the etching etches away the first and second dielectric layers without removing the first hard mask; forming a first plug in the first trench and on the second conductive feature; removing the second dielectric layer; forming a second hard mask on the first plug; forming a third dielectric layer over;
the first dielectric layer, the spacer, the first hard mask, and the second hard mask;simultaneously etching a first opening and a second opening, wherein the first opening is etched to extend vertically through the third dielectric layer and the second hard mask to expose the first plug, and wherein the second opening is etched to extend vertically through the third dielectric layer and the first hard mask to expose the first conductive feature; and filling the first opening and the second opening with a conductive material, thereby forming a second plug in the first opening and a third plug in the second opening. - View Dependent Claims (17, 18, 19, 20)
-
Specification