Method and apparatus for receiving high speed signals with low latency
First Claim
1. A multi-phased receiver system comprising:
- a set of receivers coupled to the same input pin, each receiver receiving an input signal from the input pin, the input signal comprising a stream of input symbols, each input symbol having a symbol cycle time, the set of receivers configure to sequentially activated by a set of timing signals so as to receive respective input symbols during a sequence of symbol cycles, such that each receiver determines a logic signal representing a state of its respective input symbol during a respective symbol cycle of the sequence of symbol cycles in response to the timing signals, and the set of receivers outputs the logic signal representing the state of one of the input symbols during each bit cycle time.
0 Assignments
0 Petitions
Accused Products
Abstract
An apparatus and method for receiving high-speed signals having a wide common-mode range with low input-to-output latency. In one embodiment, the receiver includes an integrator to accumulate charge in accordance with an input signal during an integration time interval to produce an output voltage. A sense amplifier samples and converts the output voltage of the integrator to a logic signal; and a latch stores the logic signal. In an alternate embodiment, a preamplifier conditions the input signal prior to being integrated. In another embodiment using multiple receivers, circuitry is added to the receiver to compensate for timing errors associated with the distribution of the timing signals. In yet another embodiment, the integrator is coupled to an equalization circuit that compensates for intersymbol interference. In another embodiment, another circuit compensates for accumulated voltage offset errors in the integrator.
-
Citations
24 Claims
-
1. A multi-phased receiver system comprising:
a set of receivers coupled to the same input pin, each receiver receiving an input signal from the input pin, the input signal comprising a stream of input symbols, each input symbol having a symbol cycle time, the set of receivers configure to sequentially activated by a set of timing signals so as to receive respective input symbols during a sequence of symbol cycles, such that each receiver determines a logic signal representing a state of its respective input symbol during a respective symbol cycle of the sequence of symbol cycles in response to the timing signals, and the set of receivers outputs the logic signal representing the state of one of the input symbols during each bit cycle time. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24)
Specification