ACTIVE CURRENT BIAS NETWORK FOR COMPENSATING HOT-CARRIER INJECTION INDUCED BIAS DRIFT
First Claim
1. ) An active bias current network comprising:
- a target transistor;
a reference transistor;
a current sensor comprising a first current mirror having two transistors biased in the triode region;
a current source; and
a feedback control, said current sensor is coupled to said reference transistor, said current source is connected to said current sensor and said feedback control, said feedback control is coupled to said target transistor and said reference transistor.
22 Assignments
0 Petitions
Accused Products
Abstract
An active current bias network that compensates for Hot-Carrier Injection (HCI) induced bias drift, a common phenomenon existing in Metal-Oxide Semiconductor (MOS) transistors and especially in Laterally Diffused MOS (LDMOS) transistors. The active bias network of the present invention first senses the bias current flowing in the targeted transistor and then compares the bias current in the targeted transistor with a stable reference current. The difference between the bias current in the targeted transistor and the reference current is then utilized to adjust the bias of the targeted transistor via a current mirror feedback circuit. The bias current of the targeted transistor then is stable independent of any HCI induced bias changes and changes due to other adverse causes. The sensing MOS transistor used for monitoring bias current is operated in the triode region and has minimum effect on the performance of the targeted transistor.
-
Citations
19 Claims
-
1. ) An active bias current network comprising:
-
a target transistor;
a reference transistor;
a current sensor comprising a first current mirror having two transistors biased in the triode region;
a current source; and
a feedback control, said current sensor is coupled to said reference transistor, said current source is connected to said current sensor and said feedback control, said feedback control is coupled to said target transistor and said reference transistor. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
-
8. ) An active bias current network, comprising:
-
a target transistor having a bias current;
reference means to simulate said bias current;
current sensing means to monitor said bias current, said current sensing means comprising;
a first current mirror having two transistors biased in the triode region;
a second current mirror having two transistors biased in the saturation region;
constant current means to provide a constant current source; and
feedback means to adjust a bias of said target transistor and said reference transistor, said current sensing means is coupled to said reference means, said constant current means is connected to said current sensing means and said feedback means. - View Dependent Claims (9, 10, 11, 12, 13)
-
-
14. ) A method for regulating the bias current in a transistor, comprising the steps of:
-
replicating a bias current from a target transistor with a reference transistor;
biasing a first current mirror into a triode region;
sensing said bias current with said current mirror;
comparing said bias current to a reference current;
determining a current difference between said bias current and said reference current; and
adjusting a bias across said target transistor and said reference transistor using said current difference between said bias current and said reference current. - View Dependent Claims (15, 16, 17)
-
-
18. ) An active bias current network for stabilizing the bias current in a target transistor, comprising:
-
a reference transistor;
a first current mirror coupled to said reference transistor, said first current mirror comprising;
a transistor pair biased in a triode region;
an operational amplifier having a pair coupled between said transistor pair; and
a biasing transistor connected to an output of said operational amplifier;
a second current mirror coupled to said biasing transistor, said second current mirror comprised of a transistor pair biased in a saturation mode;
a reference current source coupled to said second current mirror;
a feedback transistor coupled between said reference current, said second current mirror, and said reference transistor and said target transistor.
-
-
19. ) A method of regulating the bias current in a transistor, comprising the steps of:
-
producing a bias reference current;
varying said bias reference current with hot carrier injection;
monitoring said bias reference current with a current sensor;
comparing said bias reference current to a constant reference current;
determining a current difference between said bias reference current and said constant reference current;
adjusting a bias on said transistor using said current difference.
-
Specification