Insulated gate bipolar transistor with built-in freewheeling diode
First Claim
Patent Images
1. An insulated gate bipolar transistor comprising:
- a semiconductor substrate of a first conductivity type including a first main surface and a second main surface;
an insulated gate transistor formed in a region of said semiconductor substrate on a side of said semiconductor substrate where said first main surface is included, said insulated gate transistor including a channel of said first conductivity type which is formed within a base region of a second conductivity type during an on state of said insulated gate transistor, said base region extending from said first main surface toward an interior of said semiconductor substrate;
a first main electrode formed on said first main surface and being in contact with said base region of said insulated gate transistor at said first main surface;
a first semiconductor layer of said first conductivity type formed on said second main surface of said semiconductor substrate and facing said insulated gate transistor;
a second semiconductor layer of said second conductivity type formed on said second main surface of said semiconductor substrate and facing said insulated gate transistor; and
a second main electrode formed on said first semiconductor layer and said second semiconductor layer, wherein an interface between said second main electrode and each of said first semiconductor layer and said second semiconductor layer is parallel to said first main surface, a distance between said first main surface and said interface is equal to 200 μ
m or smaller, and a thickness of each of said first semiconductor layer and said second semiconductor layer is equal to 2 μ
m or smaller.
1 Assignment
0 Petitions
Accused Products
Abstract
In an IGBT with a built-in freewheeling diode, a thickness (D) of a polished wafer is equal to 200 μm or smaller, and each of respective thicknesses (T8) and (T9) of an N+-type cathode layer (8) and a P+-type collector layer (9) is equal to 2 μm or smaller. Further, a total width of the N+-type cathode layer (8) and the P+-type collector layer (9) which extends along a width direction (X) is in a range from 50 μm to 200 μm. In this case, an interface (IF2) between a collector electrode (10) and the P+-type collector layer (9) occupies 30-80% of an interface (IF) between the collector electrode (10) and the P+-type collector layer (9) plus the N+-type cathode layer (8).
95 Citations
11 Claims
-
1. An insulated gate bipolar transistor comprising:
-
a semiconductor substrate of a first conductivity type including a first main surface and a second main surface;
an insulated gate transistor formed in a region of said semiconductor substrate on a side of said semiconductor substrate where said first main surface is included, said insulated gate transistor including a channel of said first conductivity type which is formed within a base region of a second conductivity type during an on state of said insulated gate transistor, said base region extending from said first main surface toward an interior of said semiconductor substrate;
a first main electrode formed on said first main surface and being in contact with said base region of said insulated gate transistor at said first main surface;
a first semiconductor layer of said first conductivity type formed on said second main surface of said semiconductor substrate and facing said insulated gate transistor;
a second semiconductor layer of said second conductivity type formed on said second main surface of said semiconductor substrate and facing said insulated gate transistor; and
a second main electrode formed on said first semiconductor layer and said second semiconductor layer, wherein an interface between said second main electrode and each of said first semiconductor layer and said second semiconductor layer is parallel to said first main surface, a distance between said first main surface and said interface is equal to 200 μ
m or smaller, anda thickness of each of said first semiconductor layer and said second semiconductor layer is equal to 2 μ
m or smaller. - View Dependent Claims (2, 3, 4, 5, 6, 11)
-
-
7. A method of manufacturing an insulated gate bipolar transistor, comprising the steps of:
-
forming an MOSFET cell in a region of a semiconductor substrate of a first conductivity type on a side of said semiconductor substrate where a first main surface thereof is included;
forming a first semiconductor layer of said first conductivity type and a second semiconductor layer of a second conductivity type adjacent to said first semiconductor layer such that each of said first and second semiconductor layers extends from a portion of a second main surface of said semiconductor substrate which faces said MOSFET cell toward an interior of said semiconductor substrate, after forming said MOSFET cell; and
forming a second main electrode in contact with said first and second semiconductor layers on said second main surface comprising said first and second semiconductor layers formed thereon. - View Dependent Claims (8, 9, 10)
-
Specification