DC offset cancel circuit
First Claim
1. A DC offset cancel circuit including:
- an analog adder which subtracts, from a baseband analog signal input to one end, an analog correction signal input from the other end;
an A/D converter which converts an output of the analog adder to a digital value;
a control circuit which extracts an output digital value of the A/D converter as a sample value;
a control section which controls an operation timing of the control circuit;
a memory which stores the sample value;
a D/A converter which converts upper bits of the sample value to an analog value and outputs the analog value as the analog correction signal to the analog adder; and
an adder which subtracts, from an output of the A/D converter input to one end, lower bits of the sample value input from the other end.
1 Assignment
0 Petitions
Accused Products
Abstract
A DC offset cancel circuit includes an analog adder 1 to whose one input a baseband analog signal output from a high-frequency reception section is input and to whose other input an analog correction signal output from a D/A converter 7 is input, and which corrects the reference voltage value of the baseband analog signal analogically to cancel a DC offset, an adder 3 which has the output of the A/D converter 2 as its one input and subtracts the lower bits of a sample value stored in a memory 6 to be described later as a DC offset value from the input value and outputs the resultant value, a control circuit 5 which outputs an output digital value of the A/D converter 2 as a sample value to the memory 6, and a D/A converter 7 which converts a digital value of the upper bits of a sample value stored in the memory 6 to an analog correction signal and outputs the analog correction signal to the analog adder 1.
-
Citations
31 Claims
-
1. A DC offset cancel circuit including:
-
an analog adder which subtracts, from a baseband analog signal input to one end, an analog correction signal input from the other end;
an A/D converter which converts an output of the analog adder to a digital value;
a control circuit which extracts an output digital value of the A/D converter as a sample value;
a control section which controls an operation timing of the control circuit;
a memory which stores the sample value;
a D/A converter which converts upper bits of the sample value to an analog value and outputs the analog value as the analog correction signal to the analog adder; and
an adder which subtracts, from an output of the A/D converter input to one end, lower bits of the sample value input from the other end. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
-
8. A DC offset cancel circuit including:
-
an A/D converter having an analog adder and a D/A converter for feeding back an analog signal for digital conversion to the analog adder, in which the analog adder subtracts, from a baseband analog signal input to one end, an analog correction signal input from the other end;
a control circuit which extracts an output digital value of the A/D converter as a sample value;
a control section which controls an operation timing of the control circuit;
a memory which stores the sample value;
a D/A converter which converts an output digital value of the A/D converter input to one end and upper bits of the sample value input to the other end to an analog value and outputs the analog value as the analog correction signal to the analog adder; and
an adder which subtracts, from an output digital value of the A/D converter input to one end, lower bits of the sample value input from the other end. - View Dependent Claims (9, 10, 11, 12, 13, 14, 15, 16, 17, 18)
-
-
19. A DC offset cancel circuit including:
-
an analog adder which subtracts, from a baseband analog signal input to one end, an analog correction signal input from the other end;
an integrator which integrates an output of the analog adder;
a quantizer which quantizes an output of the integrator;
a control circuit which extracts an output digital value of the quantizer as a sample value;
a control section which controls an operation timing of the control circuit;
a memory which stores the sample value;
a 2-input D/A converter which converts an output digital value of the quantizer input to one end and upper bits of the sample value input to the other end to an analog value and outputs the analog value as the analog correction signal to the analog adder; and
an adder which subtracts, from an output digital value of the quantizer input to one end, lower bits of the sample value input from the other end. - View Dependent Claims (23, 24, 25, 26, 27, 28, 29, 30, 31)
-
-
20. A DC offset cancel circuit including:
-
a first analog adder which subtracts, from a baseband analog signal input to one end, an analog correction signal input from the other end;
a first integrator which integrates an output of the first analog adder;
a second analog adder which subtracts, from an output of the first integrator input to one end, an analog signal input from the other end;
a second integrator which integrates an output of the second analog adder;
a quantizer which quantizes an output of the second integrator;
a control circuit which extracts an output digital value of the quantizer as a sample value;
a control section which controls an operation timing of the control circuit;
a memory which stores the sample value;
a 2-input D/A converter which converts an output digital value of the quantizer input to one end and upper bits of the sample value input to the other end to an analog value and outputs the analog value as the analog correction signal to the first analog adder;
a D/A converter which converts an output digital value of the quantizer to an analog value and outputs the analog value to the second analog adder; and
an adder which subtracts, from an output digital value of the quantizer input to one end, lower bits of the sample value input from the other end.
-
-
21. A DC offset cancel circuit including:
-
a first analog adder which subtracts, from a baseband analog signal input to one end, an analog signal input from the other end;
a first integrator which integrates an output of the first analog adder;
a second analog adder which subtracts an analog correction signal from an output of the first integrator input to one end;
a second integrator which integrates an output of the second analog adder;
a quantizer which quantizes an output of the second integrator;
a control circuit which extracts an output digital value of the quantizer as a sample value;
a control section which controls an operation timing of the control circuit;
a memory which stores the sample value;
a correction section which performs an arithmetic processing on upper bits of the sample value;
a D/A converter which converts an output digital value of the quantizer to an analog value and outputs the analog value to the first analog adder;
a 2-input D/A converter which converts an output digital value of the quantizer input to one end and an output digital value of the correction section input to the other end to an analog value and outputs the analog value as the analog correction signal to the second analog adder; and
an adder which subtracts, from an output digital value of the quantizer input to one end, lower bits of the sample value input from the other end.
-
-
22. A DC offset cancel circuit including:
-
a first analog adder which subtracts, from a baseband analog signal input to one end, a first analog correction signal input from the other end;
a first integrator which integrates an output of the first analog adder;
a second analog adder which subtracts a second analog correction signal from an output of the first integrator;
a second integrator which integrates an output of the second analog adder;
a quantizer which quantizes an output of the second integrator;
a control circuit which extracts an output digital value of the quantizer as a sample value;
a control section which controls an operation timing of the control circuit;
a memory which stores the sample value;
a dividing section which divides upper bits of the sample value to first and second upper bits;
a correction section which performs an arithmetic processing on the second upper bits output from the dividing section;
a first 2-input D/A converter which converts an output digital value of the quantizer input to one end and the first upper bits output from the dividing section and input to the other end to an analog value and outputs the analog value as the first analog correction signal to the first analog adder;
a second 2-input D/A converter which converts an output digital value of the quantizer input to one end and an output digital value of the correction section input to the other end to an analog value and outputs the analog value as the second analog correction signal to the second analog adder; and
an adder which subtracts, from an output of the quantizer input to one end, lower bits of the sample value input from the other end.
-
Specification