Memory having variable refresh control and method therefor
24 Assignments
0 Petitions
Accused Products
Abstract
A memory (10) has a memory array (12), a charge pump (18), a voltage regulator (20), a refresh control circuit (16), and a refresh counter (22). The charge pump (18) provides a substrate bias to the memory array (12). The voltage regulator (20) provides a pump enable signal for maintaining a voltage level of the substrate bias within upper and lower limits. The refresh control circuit (16) controls refresh operations. The refresh counter (22) is coupled to receive the pump enable signal, and in response, provides a refresh timing signal to the refresh control circuit (16) to control a refresh rate of the memory array (12). A programmable fuse circuit (26) is provided to program the refresh rate using the counter (22). The programmable fuse circuit (26) may be programmed during wafer probe testing or board level burn-in. A built-in self test (BIST) circuit (24) may be included to facilitate testing.
-
Citations
22 Claims
-
1-20. -20. (canceled)
-
21. A method for testing a plurality of integrated circuit memories, each of the integrated circuit memories having a plurality of memory cells that require periodic refreshing to maintain stored data, the method comprising the steps of:
-
providing a semiconductor wafer having the plurality of the integrated circuit memories, each of the plurality of integrated circuit memories having a refresh counter for providing a refresh timing signal to the refresh control circuit to control a refresh rate of the plurality of memory cells;
providing a programmable fuse circuit coupled to the refresh control circuit on each of the plurality of integrated circuit memories;
providing a built-in self test (BIST) circuit on each of the plurality of integrated circuits for scanning test data into and out of the plurality of memory cells on each of the plurality of integrated circuit memories;
providing a plurality of wafer test pads coupled to the BIST circuits on the semiconductor wafer;
contacting the wafer test pads with wafer probe needles;
measuring a charge retention ability of the plurality of memory cells on each of the plurality of integrated circuits;
analyzing the charge retention ability of the plurality of memory cells on each of the plurality of integrated circuits to determine a plurality of refresh rates, a refresh rate corresponding to each of the plurality of integrated circuits; and
programming each of the programmable fuse circuits of the plurality of integrated circuits with its corresponding refresh rate. - View Dependent Claims (22)
-
Specification