System and method for reducing the effects of clock harmonic frequencies
2 Assignments
0 Petitions
Accused Products
Abstract
A system and a method are provided for reducing the effects of spurious frequencies in a wireless communications device. The system comprises a processor having a reference frequency input and a clock having an output connected to the processor input. The clock supplies a clock frequency, or reference frequency, to the processor. The reference frequency is the frequency at which the processor operates. The clock also has an input for selecting a reference frequency to provide to the processor. The system also includes a transceiver having a plurality of selectable communications passbands. If the wireless communications device is a telephone, for example, the transceiver frequency (passband) may change as a function of the mode in which the phone is operating (AMPS, PCS, GSM, CDMA, or W-CDMA). In response to changing operating modes (transceiver passband), the clock frequency is adjusted. The clock frequency is selected so that harmonic frequencies associated with the clock frequency do not substantially interfere with the transceiver passband.
-
Citations
17 Claims
-
1-7. -7. (canceled)
-
8. A method for reducing effects of spurious frequencies in a wireless communications device, the method comprising:
-
powering up the wireless communications device in a first mode of operation comprising one of an analog mode and a digital mode, the first mode of operation corresponding to a first passband frequency range of a plurality of selectable passband frequency ranges;
operating a processor in a default processor clock frequency of a plurality of processor clock frequencies, the default processor clock frequency corresponding to a second mode of operation comprising the other of the analog mode and the digital mode;
determining that the default processor clock frequency produces spurious signals in the first passband frequency range;
switching to a first processor clock frequency of the plurality of processor clock frequencies that produces no substantial spurious signals in the first mode of operation; and
maintaining the first processor clock frequency as song as the wireless communications device operates in the first mode of operation. - View Dependent Claims (9, 10, 11, 12)
-
-
13. A wireless communication device comprising:
-
a microprocessor having a reference frequency input, a clock selection output, and a command selection output, the microprocessor for selecting one of at least two operation modes comprising a digital mode and an analog mode, and for outputting the selected operation mode on the command selection output;
a clock having a clock output connected to the reference frequency input of the microprocessor, and an input connected to the clock selection output of the microprocessor, the clock outputting a default frequency clock corresponding to a first operation mode of the at least two operation modes upon a start up condition, the first frequency clock producing a first set of harmonic frequencies;
a multiband transceiver for transceiving a plurality of selectable communication passbands, the multiband transceiver having at a transceiver input connected to the command selection output of the microprocessor, the plurality of selectable communication passbands comprising;
a first communication passband corresponding to the first operation mode; and
a second communication passband corresponding to a second operation mode, wherein the first set of harmonic frequencies interferes with the second communication passband;
wherein the microprocessor selects a second frequency clock having a second set of harmonic frequencies that do not interfere with the second communication passband when the second communication passband is active upon the start up condition, and maintains the second frequency clock on the reference frequency input as long as the second communication passband is selected. - View Dependent Claims (14, 15, 16, 17)
-
Specification