Switched operation amplifier
First Claim
1. A switched operation amplifier comprising:
- a biased circuit, providing a first, a second, and a third biased signal;
a amplifier circuit, having a first transistor, a second differential pair, a third, a fourth, a fifth current mirror, a sample-and-hold switch, and a complementary sample-and-hold switch, wherein said first transistor is controlled by said first biased signal so as to provide two reference currents for said third, and fourth current mirror, which are, respectively, connected with two transistors of said second differential pair, further, a mirror current of said third current mirror being controlled by said third biased signal to determine whether said third mirror current of said third current mirror is fed into a reference terminal of said fifth current mirror or not, and still a mirror current terminal of said fourth current mirror being connected with both of said sample-and-hold switch and said complementary sample-and-hold switch so as to provide a current path either though said sample-and-hold switch to a mirror terminal of said fifth current mirror, or said complementary sample-and-hold switch to ground depending on sampling mode or holding mode being selected, still two gates of said two transistors of said second differential pair served, respectively, as a positive and a negative terminal; and
a buffer circuit having a capacitor, a second and a third transistor wherein said capacitor connected between ground and a node connected both of said sample-and-hold switch and a gate of said second transistor, and still a source terminal of said second transistor connected with a drain terminal of said third transistor, furthermore, said source terminal of said second transistor is served as a signal output terminal and fed back to said negative terminal and said third transistor is controlled by said second biased signal.
2 Assignments
0 Petitions
Accused Products
Abstract
A switched operation amplifier including a biased circuit, an amplifier circuit, and a buffer circuit is provided. The biased circuit is to provide a first, a second, and a third biased signals by means of an input signal and a reference current source. The amplifier circuit is driven by the biased signals through current mirrors, a sample-and-hold switch, a complementary sample-and-hold switch and a differential pair. The buffer circuit includes a capacitor and two transistors in series. An output signal is generated from a node in between the two transistors, and fed back to a negative terminal of the differential pair of the amplifier circuit. The amplifier circuit charges the capacitor and controls one of the transistors of the buffer circuit until the voltages of a positive and the negative terminal of the differential pair are equal. By means of the operation of the switched op amplifier, the output voltage can be kept being stable.
-
Citations
11 Claims
-
1. A switched operation amplifier comprising:
-
a biased circuit, providing a first, a second, and a third biased signal;
a amplifier circuit, having a first transistor, a second differential pair, a third, a fourth, a fifth current mirror, a sample-and-hold switch, and a complementary sample-and-hold switch, wherein said first transistor is controlled by said first biased signal so as to provide two reference currents for said third, and fourth current mirror, which are, respectively, connected with two transistors of said second differential pair, further, a mirror current of said third current mirror being controlled by said third biased signal to determine whether said third mirror current of said third current mirror is fed into a reference terminal of said fifth current mirror or not, and still a mirror current terminal of said fourth current mirror being connected with both of said sample-and-hold switch and said complementary sample-and-hold switch so as to provide a current path either though said sample-and-hold switch to a mirror terminal of said fifth current mirror, or said complementary sample-and-hold switch to ground depending on sampling mode or holding mode being selected, still two gates of said two transistors of said second differential pair served, respectively, as a positive and a negative terminal; and
a buffer circuit having a capacitor, a second and a third transistor wherein said capacitor connected between ground and a node connected both of said sample-and-hold switch and a gate of said second transistor, and still a source terminal of said second transistor connected with a drain terminal of said third transistor, furthermore, said source terminal of said second transistor is served as a signal output terminal and fed back to said negative terminal and said third transistor is controlled by said second biased signal. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
-
8. A method of operating a sample-and-hold circuit, for a switched operation amplifier, said switched operation amplifier comprising a biased circuit for generating a third biased signal, a amplifier circuit and a buffer circuit, said amplifier circuit having a second differential pair, a fourth, a fifth current mirror, a sample-and-hold switch, and a complementary sample-and-hold switch, and said buffer circuit having a capacitor, said method comprising the steps of:
-
charging said capacitor through said fourth current mirror and said fifth current mirror by turning on said sample-and-hold switch to do signal sampling, said capacitor providing a rising voltage to a negative terminal of said second differential pair until said negative terminal has the same voltage as an input voltage received by a positive terminal of said second differential pair; and
discharging said capacitor by turning off said sample-and-hold switch to do signal holding, while said complementary sample-and-hold switch is turned on to provide a current path for said fourth current mirror. - View Dependent Claims (9, 10, 11)
-
Specification