Sigma delta transmitter circuits and transceiver using the same
First Claim
1. A sigma delta transmitter to selectively output one output signal out of a plurality of output signals of a signal transmitting circuit which includes a buffer or a divider having a constant dividing ratio and to which an output of a first voltage controlled oscillator is connected, said sigma delta transmitter comprising:
- a first phase comparator;
a first charge pump;
a first loop filter;
a first digital frequency limiter;
a first interpolator;
first and second data registers;
a first adder having the output of said first interpolator connected to its first input and the output of said first data register connected to its second input;
a first sigma delta converter, the output of said first adder being connected to an input thereof;
a second adder having the output of said first sigma delta converter connected to its first input and the output of said second data register connected to its second input;
a first variable divider, the output of said first voltage controlled oscillator is connected to an input thereof;
a first variable counter to which the output of said first variable divider is inputted; and
a second variable counter to which the output of said first variable divider is inputted, wherein the output of said first variable counter is connected to the dividing factor switching terminal of said first variable divider, wherein a superior digit of the output of said second adder is connected to the initial value setting terminal of said first variable counter and an inferior digit of the same is connected to the initial value setting terminal of said second variable counter, wherein the output of said second variable counter is connected to the first input of said first phase comparator, wherein the output of said first phase comparator is connected to the input of said first charge pump, wherein the output of said first charge pump is connected to the input of said first loop filter, and wherein the output of said first loop filter is connected to the control voltage input terminal of said first voltage controlled oscillator.
3 Assignments
0 Petitions
Accused Products
Abstract
A ΣΔ transmitter that permits setting of a loop filter LF, a charge pump current and other factors to the same conditions even if it is operated in a plurality of frequency bands, therefore allows the number of components to be reduced and at the same time enables the angle between the phases of local signals for reception use to be close to exactly 90°, which is a feature ensuring robustness against inter-element variations and accordingly suitable for large scale integration, is to be provided. The oscillation frequency of a VCO is set to an even-number multiple of the transmit frequency, and generates transmit signals via a divider. A device that varies the gain according to the amplitude component of modulating signals is added to an amplifier whose input is signals from the VCO, and the transmission of modulating signals involving amplitude modulation, such as EDGE, is thereby made possible.
-
Citations
10 Claims
-
1. A sigma delta transmitter to selectively output one output signal out of a plurality of output signals of a signal transmitting circuit which includes a buffer or a divider having a constant dividing ratio and to which an output of a first voltage controlled oscillator is connected, said sigma delta transmitter comprising:
-
a first phase comparator;
a first charge pump;
a first loop filter;
a first digital frequency limiter;
a first interpolator;
first and second data registers;
a first adder having the output of said first interpolator connected to its first input and the output of said first data register connected to its second input;
a first sigma delta converter, the output of said first adder being connected to an input thereof;
a second adder having the output of said first sigma delta converter connected to its first input and the output of said second data register connected to its second input;
a first variable divider, the output of said first voltage controlled oscillator is connected to an input thereof;
a first variable counter to which the output of said first variable divider is inputted; and
a second variable counter to which the output of said first variable divider is inputted, wherein the output of said first variable counter is connected to the dividing factor switching terminal of said first variable divider, wherein a superior digit of the output of said second adder is connected to the initial value setting terminal of said first variable counter and an inferior digit of the same is connected to the initial value setting terminal of said second variable counter, wherein the output of said second variable counter is connected to the first input of said first phase comparator, wherein the output of said first phase comparator is connected to the input of said first charge pump, wherein the output of said first charge pump is connected to the input of said first loop filter, and wherein the output of said first loop filter is connected to the control voltage input terminal of said first voltage controlled oscillator. - View Dependent Claims (2)
-
-
3. A sigma delta transceiver comprising a sigma delta transmitter and a first receiver,
wherein said sigma delta transmitter is configured to selectively output one output signal out of a plurality of output signals of a signal transmitting circuit which includes a buffer or a divider having a constant dividing ratio and to which an output of a first voltage controlled oscillator is connected, wherein said sigma delta transmitter comprises: -
a first phase comparator;
a first charge pump;
a first loop filter;
a first digital frequency limiter;
a first interpolator;
first and second data registers;
a first adder having the output of said first interpolator connected to its first input and the output of said first data register connected to its second input;
a first sigma delta converter, the output of said first adder being connected to an input thereof;
a second adder having the output of said first sigma delta converter connected to its first input and the output of said second data register connected to its second input;
a first variable divider, the output of said first voltage controlled oscillator is connected to an input thereof;
a first variable counter to which the output of said first variable divider is inputted; and
a second variable counter to which the output of said first variable divider is inputted, wherein the output of said first variable counter is connected to the dividing factor switching terminal of said first variable divider, wherein a superior digit of the output of said second adder is connected to the initial value setting terminal of said first variable counter and an inferior digit of the same is connected to the initial value setting terminal of said second variable counter, wherein the output of said second variable counter is connected to the first input of said first phase comparator, wherein the output of said first phase comparator is connected to the input of said first charge pump, wherein the output of said first charge pump is connected to the input of said first loop filter, wherein the output of said first loop filter is connected to the control voltage input terminal of said first voltage controlled oscillator, wherein said first receiver comprises;
a second voltage controlled oscillator;
at least one divider having a constant dividing ratio connected to said second voltage controlled oscillator;
a third variable divider;
a third variable counter;
a second charge pump;
a second loop filter; and
a second phase comparator, wherein the output of said divider having a constant dividing ratio is supplied as local signals of a plurality of mixers within said first receiver which receives a plurality of frequencies, wherein the output of said second voltage controlled oscillator is connected to the input of said second variable divider, wherein the output of said second variable divider is connected to the input of said third variable counter, wherein the output of said third variable counter is connected to the dividing factor switching terminal of said second variable divider, wherein the output of said second variable divider is connected to the input of said second counter, wherein a superior digit of the output of said second adder is connected to the initial value setting terminal of said third variable counter, and an inferior digit of the same is connected to the initial value setting terminal said second variable counter, wherein the output of said second variable counter is connected to a first input of said second phase comparator, wherein the output of said second phase comparator is connected to the input of said second charge pump, wherein the output of said second charge pump is connected to the input of said second loop filter, and wherein the output of said second loop filter is connected to the control voltage input terminal of said second voltage controlled oscillator. - View Dependent Claims (4, 5, 6, 7, 8)
-
-
9. A sigma delta transmitter comprising:
-
a first digital encoder;
a first digital frequency limiter;
a first frequency conversion and polar coordinate transfer circuit for executing both first center frequency conversion and polar coordinate transfer;
a first variable delay circuit;
a first power amplifier;
a first amplitude detector;
a first amplitude comparator;
first and second integrators;
a first differentiator;
a first equalizer;
a delay circuit;
a first filter;
a first phase synchronizer which involves a first voltage controlled oscillator and whose dividing ratio is variable; and
a first limiter-amplifier, wherein the output of said first digital encoder is connected to the input of said first digital frequency limiter, wherein the output of said first digital frequency limiter is applied to said first frequency conversion and polar coordinate transfer-circuit, wherein the phase output of said first frequency conversion and polar coordinate transfer circuit is connected to said first variable delay circuit, wherein the output of said first variable delay circuit is connected to the input of said first power amplifier, wherein the output of said first power amplifier is connected to the input of said first amplitude detector, wherein the level of the amplitude output detected by said first amplitude detector and that of the amplitude output of said first frequency conversion and polar coordinate transfer circuit are compared by said first amplitude comparator, wherein the output of said first amplitude comparator is integrated by said first integrator, wherein the output of said first integrator is connected to the variable output level terminal of said first power amplifier, wherein the output of said first power amplifier is connected to the input of said first limiter-amplifier, wherein the product of multiplication of the output of said first limiter-amplifier by the phase signal output of said first frequency conversion and polar coordinate transfer circuit is integrated by said second integrator, and wherein the output of said second integrator is applied to the delay control input terminal of said first variable delay circuit. - View Dependent Claims (10)
-
Specification