System, method and storage medium for a multi-mode memory buffer device
First Claim
Patent Images
1. A buffer device comprising:
- a packetized multi-transfer interface adapted to connect a first memory assembly to a cascaded interconnect system; and
a bus converter adapted to connect a second memory assembly to a parallel memory interface bus.
2 Assignments
0 Petitions
Accused Products
Abstract
A multi-mode memory buffer device for use in various memory subsystem structures. The buffer device includes a packetized multi-transfer interface which is redriven to permit connection between a first memory assembly and cascaded memory assemblies. The buffer device also includes a memory interface adapted to connect to either a second memory assembly or directly to memory devices.
123 Citations
31 Claims
-
1. A buffer device comprising:
-
a packetized multi-transfer interface adapted to connect a first memory assembly to a cascaded interconnect system; and
a bus converter adapted to connect a second memory assembly to a parallel memory interface bus. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14)
-
-
15. A programmable memory address, command and data buffer device comprising:
-
first selection means to adapt the buffer device for direct attachment to a memory module to enable a buffered memory module mode of operation; and
second selection means to adapt the buffer device for connection to at least one of an unbuffered memory module and a registered memory module to enable a bus converter mode of operation.
-
-
16. A bus to bus converter device having more than one operating mode, the device comprising:
-
a first interface adapted for direct attachment to a memory module for use when the device is operating in a first mode; and
a second interface adapted for attachment to a system board or card for use when the device is operating in a second mode, wherein the system board or card is connected to at least one of an unbuffered memory module and a registered memory module.
-
-
17. A bus to bus converter device having more than one operating mode, the device comprising
an input port for receiving a serialized packetized bus: -
instructions to convert the serialized packetized bus into a parallel memory bus;
a first interface adapted for direct attachment to a memory module; and
a second interface adapted for attachment to a system board or card, wherein the parallel memory bus is transmitted to the system board or card via the second interface and the system board or card is connected to at least one of an unbuffered memory module and a registered memory module.
-
-
18. A method for providing a buffered memory device with multiple operating modes, the method comprising:
-
receiving an input signal at the buffered memory device;
determining a mode associated with the input signal, said mode identifying a type of memory assembly; and
transmitting the input signal to a memory assembly in a format corresponding to the mode. - View Dependent Claims (19, 20, 21, 22, 23, 24)
-
-
25. A storage medium encoded with machine readable computer program code for providing a buffered memory device with multiple operating modes, the storage medium including instructions for causing a computer to implement a method comprising:
-
receiving an input signal at the buffered memory device;
determining a mode associated with the input signal, said mode identifying a type of memory assembly; and
transmitting the input signal to a memory module in a format corresponding to the mode. - View Dependent Claims (26, 27, 28, 29, 30, 31)
-
Specification