Program Control Circuit of Flash Memory Device Having MLC and Method Thereof
First Claim
Patent Images
1. A program control circuit of a flash memory device including a plurality of MLCs that share word lines and bit lines, comprising:
- a controller that generates bit line masking signals and a step control signal in response to compare signals received from a verify data comparator, generates one of first to third cycle control signals and a first or second verify control signal based on the number of times that a step control signal is generated, outputs the bit line masking signals to a page buffer circuit connected to the bit lines, and outputs the step control signal to a word line voltage generator;
a clock signal generator that generates one of first to third clock signals and one of inverted first to third clock signals in response to one of the first to third cycle control signals; and
a voltage select circuit that outputs a program bias voltage, which is generated from the word line voltage generator, to a X-decoder connected to the word lines during one of first to third predetermined times or outputs a verify bias voltage, which is generated from the word line voltage generator, to the X-decoder during a fourth predetermined time, in response to one of the first to third clock signals and one of the inverted first to third clock signals, which are received from the clock signal generator.
1 Assignment
0 Petitions
Accused Products
Abstract
A program control circuit and method thereof selectively controls a supply time of a word line bias voltage depending on the number of program cycles being in progress. Therefore, over-programming of MLCs can be prevented and an overall program time can be shortened.
14 Citations
7 Claims
-
1. A program control circuit of a flash memory device including a plurality of MLCs that share word lines and bit lines, comprising:
-
a controller that generates bit line masking signals and a step control signal in response to compare signals received from a verify data comparator, generates one of first to third cycle control signals and a first or second verify control signal based on the number of times that a step control signal is generated, outputs the bit line masking signals to a page buffer circuit connected to the bit lines, and outputs the step control signal to a word line voltage generator;
a clock signal generator that generates one of first to third clock signals and one of inverted first to third clock signals in response to one of the first to third cycle control signals; and
a voltage select circuit that outputs a program bias voltage, which is generated from the word line voltage generator, to a X-decoder connected to the word lines during one of first to third predetermined times or outputs a verify bias voltage, which is generated from the word line voltage generator, to the X-decoder during a fourth predetermined time, in response to one of the first to third clock signals and one of the inverted first to third clock signals, which are received from the clock signal generator. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
Specification