INTRA-CHIP POWER AND TEST SIGNAL GENERATION FOR USE WITH TEST STRUCTURES ON WAFERS
First Claim
1. An arrangement for evaluating a fabrication of at least a partially-fabricated wafer, wherein the arrangement comprises:
- a circuit element provided within an active region of a die of the wafer;
a power receiver provided in the active region of the die and connected to the circuit element, wherein the power receiver is configured to generate a power signal for the circuit element in response to receiving a power input;
a test/trigger receiver provided in the active region of the die and connected to the circuit element, wherein the test/trigger receiver is configured to generate a trigger signal for the circuit element in response to receiving a signal input;
wherein in response to receiving the power signal and the trigger signal, the circuit element is configured to exhibit an electrical activity that is detectable by a test probe without affecting a usability of a chip that is formed from the die, and wherein the electrical activity is indicative of one or more characteristics that are a result of the fabrication.
2 Assignments
0 Petitions
Accused Products
Abstract
The fabrication of the wafer may be analyzed starting from when the wafer is in a partially fabricated state. The value of a specified performance parameter may be determined at a plurality of locations on an active area of a die of the wafer. The specified performance parameter is known to be indicative of a particular fabrication process in the fabrication. Evaluation information may then be obtained based on a variance of the value of the performance parameter at the plurality of locations. This may be done without affecting a usability of a chip that is created from the die. The evaluation information may be used to evaluate how one or more processes that include the particular fabrication process that was indicated by the performance parameter value was performed.
-
Citations
10 Claims
-
1. An arrangement for evaluating a fabrication of at least a partially-fabricated wafer, wherein the arrangement comprises:
-
a circuit element provided within an active region of a die of the wafer;
a power receiver provided in the active region of the die and connected to the circuit element, wherein the power receiver is configured to generate a power signal for the circuit element in response to receiving a power input;
a test/trigger receiver provided in the active region of the die and connected to the circuit element, wherein the test/trigger receiver is configured to generate a trigger signal for the circuit element in response to receiving a signal input;
wherein in response to receiving the power signal and the trigger signal, the circuit element is configured to exhibit an electrical activity that is detectable by a test probe without affecting a usability of a chip that is formed from the die, and wherein the electrical activity is indicative of one or more characteristics that are a result of the fabrication. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10)
-
Specification