SEMICONDUCTOR MEMORY DEVICE AND LOCAL INPUT/OUTPUT DIVISION METHOD
First Claim
1. A semiconductor memory device, comprising:
- a memory cell array that is arrayed on a plurality of mats;
an even number of redundancy Y switch signal lines that are provided in three mat units and arranged in the bit line direction on the mat that is positioned in the middle among the three mats that are disposed continuously in the word line direction;
a local input/output (LIO) line that is connected to a sense amplifier portion of the three mats, extends in the word line direction, and is divided in two in a redundancy area that is a part of the even number of redundancy Y switch signal lines; and
a plurality of bit line selecting Y switch signal lines that connect bit line output of the memory cell array on the three mats to the local input/output line;
wherein 8-bit data prefetch is performed from the three mats by selecting the plurality of bit line selecting Y switch signal lines and turning them ON simultaneously so as to connect the selected bit line output to each local input/output line divided in two.
5 Assignments
0 Petitions
Accused Products
Abstract
A semiconductor memory device includes: a memory cell array that is arrayed on a plurality of mats; an even number of redundancy Y-switch (YS) signal lines that are provided in three mat units and arranged in the bit line direction on the mat that is positioned in the middle among the three mats disposed continuously in the word line direction; a local input/output (LIO) line that is connected to a sense amplifier portion of the three mats, extends in the word line direction, and is divided in two in a redundancy area that is a part of the even number of redundancy Y switch signal lines; and a plurality of bit line selecting Y switch signal lines that connect bit line output of the memory cell array on the three mats to the local input/output line; wherein 8-bit data prefetch is performed from the three mats by selecting the plurality of bit line selecting Y switch signal lines and turning them ON simultaneously so as to connect the selected bit line output to each local input/output line divided in two.
9 Citations
9 Claims
-
1. A semiconductor memory device, comprising:
-
a memory cell array that is arrayed on a plurality of mats; an even number of redundancy Y switch signal lines that are provided in three mat units and arranged in the bit line direction on the mat that is positioned in the middle among the three mats that are disposed continuously in the word line direction; a local input/output (LIO) line that is connected to a sense amplifier portion of the three mats, extends in the word line direction, and is divided in two in a redundancy area that is a part of the even number of redundancy Y switch signal lines; and a plurality of bit line selecting Y switch signal lines that connect bit line output of the memory cell array on the three mats to the local input/output line; wherein 8-bit data prefetch is performed from the three mats by selecting the plurality of bit line selecting Y switch signal lines and turning them ON simultaneously so as to connect the selected bit line output to each local input/output line divided in two. - View Dependent Claims (2, 3, 4)
-
-
5. A semiconductor memory device, comprising:
-
a memory cell array that is arrayed on a plurality of mats; an even number of redundancy Y switch signal lines that are provided in odd number of mat units and arranged in the bit line direction on the mat that is positioned in the middle among the odd number of mats that are disposed in the word line direction; a local input/output (LIO) line connected to a sense amplifier portion of the odd number of mats, and extends in the word line direction, the local LIO being divided in a redundancy area that is a part of the even number of redundancy Y switch signal lines; and a plurality of bit line selecting Y switch signal lines connecting bit line output of the memory cell array on the odd number of mats to the local input/output line.
-
-
6. A semiconductor memory device, comprising:
-
first, second, and third mats in which a plurality of memory cells are arrayed, the first, second, and third mats being arranged in a word line direction such that the second mat being arranged between the first and third mats; a plurality of sense amplifiers connected to a plurality of bit lines, respectively, of the memory cells in the first, second, and third mats; a plurality of bit line selecting Y switches connected to a plurality of the sense amplifiers, respectively, to conduct outputs of the sense amplifiers; first redundancy Y switches, second redundancy Y switches, a dividing Y switch and a dummy Y switch connected to associated sense amplifiers located at substantially center portion of the second mat in the word line direction, the dividing Y switch being located between the first redundancy Y switches and the second redundancy Y switches, both of which are of odd numbers; and local input/output lines coupled to a plurality of the sense amplifiers via the bit line selecting Y switches, the first redundancy switches and the second redundancy switches, the local input and output lines being divided at a portion of the dividing Y switch. - View Dependent Claims (7, 8)
-
-
9. A method for dividing a local input/output line in a semiconductor memory device in which a memory cell array is constituted as a plurality of mats, and a plurality of redundancy Y switch signal lines are arranged in three mat units continuously arranged in the word line direction, comprising:
-
dividing in two a local input/output line that is connected to a sense amplifier portion for the three mats, the dividing being carried out on the mat that is positioned in the middle among the three mats and using an area of a part of the even number of redundancy Y switch signal lines that constitute the redundancy Y switch signal lines; and performing 8-bit prefetch using the three mats by simultaneously turning ON the Y switch signal lines that are connected to each local input/output line divided in two.
-
Specification