×

MOMENT COMPUTATION ALGORITHMS IN VLSI SYSTEM

  • US 20090158228A1
  • Filed: 12/19/2008
  • Published: 06/18/2009
  • Est. Priority Date: 11/20/2002
  • Status: Active Grant
First Claim
Patent Images

1. A method for calculating moments for an interconnect circuit model, comprising the steps of:

  • (a) creating at least one parasitic graph for the interconnect circuit model, wherein the at least one parasitic graph comprises a plurality of nodes;

    (b) determining if the at least one parasitic graph has been reduced;

    (c) reducing the at least one parasitic graph if the at least one parasitic graph has not been reduced, wherein the reducing comprises;

    (c1) performing a depth-first-search on the at least one parasitic graph,(c2) determining a degree of a deepest node with a smallest degree, wherein the node can have a degree of more than one,(c3) reducing the at least one parasitic graph by eliminating the node, and(c4) recursively performing the determining step (c2) and the reducing step (c3) until the depth-first-search completes; and

    (d) computing moments for the interconnect circuit model utilizing the reduced graph.

View all claims
  • 7 Assignments
Timeline View
Assignment View
    ×
    ×