×

FINFET DEVICES FROM BULK SEMICONDUCTOR AND METHODS FOR MANUFACTURING THE SAME

  • US 20090256207A1
  • Filed: 04/14/2008
  • Published: 10/15/2009
  • Est. Priority Date: 04/14/2008
  • Status: Abandoned Application
First Claim
Patent Images

1. A method of forming a semiconductor device on a bulk substrate having a first region and a second region, the method comprising:

  • forming a sacrificial buried oxide (BOX) layer on only the second region of the bulk substrate;

    forming an epitaxially deposited silicon layer on the sacrificial BOX layer in the second region as well as on the first region of the bulk substrate, at a thickness corresponding to a desired height of a finFET fin;

    forming a pad oxide layer and a silicon nitride mask on the epitaxially deposited silicon layer;

    the pad oxide layer being disposed beneath the silicon nitride mask;

    etching a shallow trench in the silicon nitride mask, the pad oxide layer, the epitaxially deposited silicon layer and the bulk substrate;

    performing a lateral etch so as to remove a portion of the sacrificial BOX layer and creating an empty space adjacent a side of the sacrificial BOX layer;

    forming an oxide strap over the first region of the bulk substrate so as to encompass the silicon nitride mask;

    a portion of the oxide strap filling the empty space created adjacent the sacrificial BOX layer;

    completely removing the sacrificial BOX layer;

    disposing a conformal oxide over the first and second regions of the bulk substrate, the conformal oxide filling portions vacated by completely removing the sacrificial BOX layer;

    planarizing the conformal oxide to expose a surface of the pad oxide layer;

    forming a photoresist layer over the first and second regions of the bulk substrate;

    patterning the photoresist layer and etching exposed portions of the pad oxide layer and then etching exposed portions of the epitaxially deposited silicon layer in the second region so as to create one or more fins only in the second region of the bulk substrate; and

    forming and patterning a gate conductor material over the first and second regions so as to form one or more planar field effect transistor (FET) devices in the first region and one or more finFET devices in the second region.

View all claims
  • 3 Assignments
Timeline View
Assignment View
    ×
    ×