THIN FILM TRANSISTOR AND DISPLAY DEVICE INCLUDING THIN FILM TRANSISTOR
First Claim
1. A thin film transistor comprising:
- a gate electrode layer;
a first insulating layer which is provided so as to cover the gate electrode layer;
a pair of impurity semiconductor layers forming a source region and a drain region, which are provided with a distance therebetween and which at least partly overlap with the gate electrode layer;
a microcrystalline semiconductor layer which is provided over the first insulating layer in part of a channel formation region and which at least partly overlaps with the gate electrode layer and does not overlap with the pair of impurity semiconductor layers;
a second insulating layer which is provided between and in contact with the first insulating layer and the microcrystalline semiconductor layer; and
an amorphous semiconductor layer which is provided over the first insulating layer so as to cover the second insulating layer and the microcrystalline semiconductor layer,wherein the first insulating layer is a silicon nitride layer and the second insulating layer is a silicon oxynitride layer.
1 Assignment
0 Petitions
Accused Products
Abstract
A thin film transistor with favorable electric characteristics is provided, which includes a gate electrode layer; a first insulating layer covering the gate electrode layer; a pair of impurity semiconductor layers forming source and drain regions, which are provided with a distance therebetween and at least partly overlap with the gate electrode layer; a microcrystalline semiconductor layer which is provided over the first insulating layer in part of a channel formation region, and at least partly overlaps with the gate electrode layer and does not overlap with at least one of the pair of impurity semiconductor layers; a second insulating layer between and in contact with the first insulating layer and the microcrystalline semiconductor layer; and an amorphous semiconductor layer over the first insulating layer, covering the second insulating layer and the microcrystalline semiconductor layer. The first insulating layer is a silicon nitride layer and the second insulating layer is a silicon oxynitride layer.
-
Citations
36 Claims
-
1. A thin film transistor comprising:
-
a gate electrode layer; a first insulating layer which is provided so as to cover the gate electrode layer; a pair of impurity semiconductor layers forming a source region and a drain region, which are provided with a distance therebetween and which at least partly overlap with the gate electrode layer; a microcrystalline semiconductor layer which is provided over the first insulating layer in part of a channel formation region and which at least partly overlaps with the gate electrode layer and does not overlap with the pair of impurity semiconductor layers; a second insulating layer which is provided between and in contact with the first insulating layer and the microcrystalline semiconductor layer; and an amorphous semiconductor layer which is provided over the first insulating layer so as to cover the second insulating layer and the microcrystalline semiconductor layer, wherein the first insulating layer is a silicon nitride layer and the second insulating layer is a silicon oxynitride layer. - View Dependent Claims (2, 3, 4, 5, 6, 32, 33)
-
-
7. A thin film transistor comprising:
-
a gate electrode layer; a first insulating layer which is provided so as to cover the gate electrode layer; an amorphous semiconductor layer which is provided over the first insulating layer so as to be at least partly in contact with the first insulating layer; a pair of impurity semiconductor layers forming a source region and a drain region, which are provided with a distance therebetween over the amorphous semiconductor layer; a microcrystalline semiconductor layer which is provided between the first insulating layer and the amorphous semiconductor layer in part of a channel formation region and which at least partly overlaps with the gate electrode layer and does not overlap with the pair of impurity semiconductor layers; and a second insulating layer which is provided between and in contact with the first insulating layer and the microcrystalline semiconductor layer, wherein the first insulating layer is a silicon nitride layer and the second insulating layer is a silicon oxynitride layer. - View Dependent Claims (8, 9, 10, 11, 12)
-
-
13. A thin film transistor comprising:
-
a gate electrode layer; a first insulating layer which is provided so as to cover the gate electrode layer; a microcrystalline semiconductor layer which is provided over the first insulating layer and which at least partly overlaps with the gate electrode layer; an amorphous semiconductor layer which is provided so as to cover at least the microcrystalline semiconductor layer; a pair of impurity semiconductor layers forming a source region and a drain region, which are provided over the amorphous semiconductor layer and which do not overlap with the microcrystalline semiconductor layer; and a second insulating layer which is provided between and in contact with the first insulating layer and the microcrystalline semiconductor layer, wherein the first insulating layer is a silicon nitride layer and the second insulating layer is a silicon oxynitride layer. - View Dependent Claims (14, 15, 16, 17, 18)
-
-
19. A thin film transistor comprising:
-
a gate electrode layer; a first insulating layer which is provided so as to cover the gate electrode layer; a pair of impurity semiconductor layers forming a source region and a drain region, which are provided with a distance therebetween and which at least partly overlap with the gate electrode layer; a microcrystalline semiconductor layer which is provided over the first insulating layer in part of a channel formation region and which at least partly overlaps with the gate electrode layer and one of the pair of impurity semiconductor layers and does not overlap with the other of the pair of impurity semiconductor layers; a second insulating layer which is provided between and in contact with the first insulating layer and the microcrystalline semiconductor layer; and an amorphous semiconductor layer which is provided over the first insulating layer so as to cover the second insulating layer and the microcrystalline semiconductor layer, wherein the first insulating layer is a silicon nitride layer and the second insulating layer is a silicon oxynitride layer. - View Dependent Claims (20, 21, 22, 23, 24)
-
-
25. A thin film transistor comprising:
-
a gate electrode layer; a first insulating layer which is provided so as to cover the gate electrode layer; an amorphous semiconductor layer which is provided over the first insulating layer so as to be at least partly in contact with the first insulating layer; a pair of impurity semiconductor layers forming a source region and a drain region, which are provided with a distance therebetween over the amorphous semiconductor layer; a microcrystalline semiconductor layer which is provided between the first insulating layer and the amorphous semiconductor layer in part of a channel formation region and which at least partly overlaps with the gate electrode layer and one of the pair of impurity semiconductor layers and does not overlap with the other of the pair of impurity semiconductor layers; and a second insulating layer which is provided between and in contact with the first insulating layer and the microcrystalline semiconductor layer, wherein the first insulating layer is a silicon nitride layer and the second insulating layer is a silicon oxynitride layer. - View Dependent Claims (26, 27, 28, 29, 30)
-
-
31. A thin film transistor comprising:
-
a gate electrode layer; a first insulating layer which is provided so as to cover the gate electrode layer; a microcrystalline semiconductor layer which is provided over the first insulating layer and which at least partly overlaps with the gate electrode layer; an amorphous semiconductor layer which is provided so as to cover at least the microcrystalline semiconductor layer; a pair of impurity semiconductor layers forming a source region and a drain region, which are provided over the amorphous semiconductor layer such that one of the pair of impurity semiconductor layers overlaps with the microcrystalline semiconductor layer and the other does not overlap with the microcrystalline semiconductor layer; and a second insulating layer which is provided between and in contact with the first insulating layer and the microcrystalline semiconductor layer, wherein the first insulating layer is a silicon nitride layer and the second insulating layer is a silicon oxynitride layer. - View Dependent Claims (34, 35, 36)
-
Specification