ESD Protection Structures on SOI Substrates
First Claim
1. An electrostatic discharge (ESD) protection circuit comprising:
- a buried oxide layer;
a semiconductor layer on the buried oxide layer;
a first MOS device comprising;
a first gate over the semiconductor layer;
a first well region having a portion underlying the first gate; and
a first source region and a first drain region in the semiconductor layer and adjoining the first well region; and
a second MOS device comprising;
a second gate over the semiconductor layer;
a second well region having a portion underlying the first gate, wherein the second well region is connected to a discharging node selected from the group consisting essentially of ground and VDD, and wherein the first well region is connected to the discharging node through the second well region, and is not directly connected to the discharging node; and
a second source region and a second drain region in the semiconductor layer and adjoining the second well region.
1 Assignment
0 Petitions
Accused Products
Abstract
An electrostatic discharge (ESD) protection circuit includes a buried oxide layer; a semiconductor layer on the buried oxide layer; and a first and a second MOS device. The first MOS device includes a first gate over the semiconductor layer; a first well region having a portion underlying the first gate; and a first source region and a first drain region in the semiconductor layer. The second MOS device includes a second gate over the semiconductor layer; and a second well region having a portion underlying the first gate. The second well region is connected to a discharging node. The first well region is connected to the discharging node through the second well region, and is not directly connected to the discharging node. The second MOS device further includes a second source region and a second drain region in the semiconductor layer and adjoining the second well region.
-
Citations
20 Claims
-
1. An electrostatic discharge (ESD) protection circuit comprising:
-
a buried oxide layer; a semiconductor layer on the buried oxide layer; a first MOS device comprising; a first gate over the semiconductor layer; a first well region having a portion underlying the first gate; and a first source region and a first drain region in the semiconductor layer and adjoining the first well region; and a second MOS device comprising; a second gate over the semiconductor layer; a second well region having a portion underlying the first gate, wherein the second well region is connected to a discharging node selected from the group consisting essentially of ground and VDD, and wherein the first well region is connected to the discharging node through the second well region, and is not directly connected to the discharging node; and a second source region and a second drain region in the semiconductor layer and adjoining the second well region. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10)
-
-
11. An electrostatic discharge (ESD) protection circuit comprising:
-
a buried oxide layer; a semiconductor layer on the buried oxide layer; a first MOS device comprising; a first gate over the semiconductor layer; a first well region in the semiconductor layer and having a portion underlying the first gate, wherein the first well region comprises a first end portion adjacent a first end of the first gate, and a second end portion adjacent a second end of the first gate, and wherein the first well region is not directly connected to any ground; and a first source region and a first drain region in the semiconductor layer; a metal line interconnecting the first and the second end portions of the first well region; and a second MOS device comprising; a second gate over the semiconductor layer; and a second well region in the semiconductor layer and having a portion underlying the second gate, wherein the second well region comprises a third end portion connected to the second end portion of the first gate, and a fourth end portion directly connected to a ground. - View Dependent Claims (12, 13, 14, 15)
-
-
16. An electrostatic discharge (ESD) protection circuit comprising:
-
a buried oxide layer; a semiconductor layer on the buried oxide layer; a first P+ region in the semiconductor layer; a first contact plug over and connected to the first P+ region, wherein the first contact plug is directly connected to a ground; a first p-well region in the semiconductor layer and adjoining the first P+ region; a first gate over the first p-well region; a second P+ region in the semiconductor layer and adjoining the first p-well region, wherein the second P+ region is on an opposite side of the first p-well region than the first P+ region; a second contact plug over and connected to the second P+ region, wherein the second contact plug is not directly connected to the ground; a second p-well region in the semiconductor layer and adjoining the second P+ region, wherein the first and the second p-well regions are physically separated from each other; and a second gate over the second p-well region. - View Dependent Claims (17, 18, 19, 20)
-
Specification