DIGITAL CONTROL SYSTEM AND METHOD
First Claim
Patent Images
1. In an attenuation control system for connection to a power supply, the improvement comprising:
- (a) means responsive to the application of the power supply voltage for generating a delay ramp signal; and
(b) digital circuit means connected to said delay ramp signal for generating a mute signal when said delay ramp signal is below a predetermined threshold value.
2 Assignments
0 Petitions
Accused Products
Abstract
A low power monolithic CMOS device incorporating functions to control power supply transition noise such as in audio circuits and systems. The digital control circuit incorporates MOSFETs that are maintained in an OFF state during normal operation and are turned ON only when system power is turned on or off to thus eliminate the need for bias voltages and maintain minimal quiescent current.
10 Citations
6 Claims
-
1. In an attenuation control system for connection to a power supply, the improvement comprising:
-
(a) means responsive to the application of the power supply voltage for generating a delay ramp signal; and (b) digital circuit means connected to said delay ramp signal for generating a mute signal when said delay ramp signal is below a predetermined threshold value. - View Dependent Claims (2)
-
-
3. The attenuation control system of claims I or 2 wherein said digital circuit means includes at least one MOSFET having a base connected to receive a gating signal and a drain for presenting a mute signal in response to said gating signal.
-
4. In an attenuation control system for connection to a power supply, the improvement comprising:
-
(a) a series RC circuit, the resistor connected to said power supply, the capacitor connected to ground and the junction of the resistor and the capacitor connected to a control system input to provide a delay ramp signal; and (b) digital circuit means having a quiescent state and an active state connected to said delay ramp signal for assuming an active state and generating a mute signal when said delay ramp signal is below a predetermined threshold value, and assuming a quiescent state when said delay ramp signal is above said threshold value.
-
-
5. A method for attenuating a power supply voltage comprising:
-
(a) applying said power supply voltage to the resistor of a series RC circuit, connecting the capacitor to ground to provide a delay ramp signal at the junction of the resistor and capacitor; and (b) generating a mute signal when said delay ramp signal is below a predetermined threshold level. - View Dependent Claims (6)
-
Specification