INSULATED GATE TYPE SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
4 Assignments
0 Petitions
Accused Products
Abstract
In an insulated-gate type semiconductor device in which a gate-purpose conductive layer is embedded into a trench which is formed in a semiconductor substrate, and a source-purpose conductive layer is provided on a major surface of the semiconductor substrate, a portion of a gate pillar which is constituted by both the gate-purpose conductive layer and a cap insulating film for capping an upper surface of the gate-purpose conductive layer is projected from the major surface of the semiconductor substrate; a side wall spacer is provided on a side wall of the projected portion of the gate pillar; and the source-purpose conductive layer is connected to a contact region of the major surface of the semiconductor substrate, which is defined by the side wall spacer.
-
Citations
24 Claims
-
1-20. -20. (canceled)
-
21. A semiconductor device comprising:
-
(a) a gate trench formed in a main surface of a semiconductor substrate of a first conductivity type; (b) a gate insulating film formed over an inner wall and a bottom portion of the gate trench; (c) a gate electrode formed so as to fill the gate trench and a portion of which protrudes from the semiconductor substrate, the portion of the gate electrode having a width that is not less than a width of the gate electrode in the gate trench; (d) a side wall formed over a side wall portion of the gate electrode protruding from the semiconductor substrate such that the height of an uppermost portion of the side wall is higher than the height of an uppermost portion of the gate electrode; (e) a first semiconductor region of the first conductivity type serving as a source region and formed in the semiconductor substrate; (f) a second semiconductor region of a second conductivity type opposite to the first conductivity type serving as a channel region and formed in the semiconductor substrate below the first semiconductor region; (g) a body trench formed between said side wall and another said side wall formed over a side wall portion of an adjacent gate electrode by self-alignment with the gate electrodes, so as to be deeper tan a depth of the first semiconductor region; (h) a third semiconductor region of the second conductivity type having an impurity concentration greater than an impurity concentration of the second semiconductor region and formed at a bottom portion of the body trench and within the second semiconductor region; and (i) a fourth semiconductor region of the first conductivity type serving as a drain region and formed in a portion opposite to the main surface of the semiconductor substrate. - View Dependent Claims (22, 23, 24)
-
Specification