RECONFIGURABLE MEMORY MODULE AND METHOD
First Claim
Patent Images
1. A memory system, comprising:
- a plurality of memory modules comprising a plurality of memory devices arranged in a plurality of groups and a memory interface device coupled to the memory devices in each of the groups, each memory module being coupled through its respective memory interface to a controller through a high speed link wherein the controller is coupled to a plurality of memory interfaces and wherein the memory interface device is coupled to a programmed register for configuring the memory interface device.
1 Assignment
0 Petitions
Accused Products
Abstract
A computer system includes a controller coupled to a plurality of memory modules each of which includes a memory hub and a plurality of memory devices divided into a plurality of ranks. The memory hub is operable to configure the memory module to simultaneously address any number of ranks to operate in a high bandwidth mode, a high memory depth mode, or any combination of such modes.
-
Citations
14 Claims
-
1. A memory system, comprising:
a plurality of memory modules comprising a plurality of memory devices arranged in a plurality of groups and a memory interface device coupled to the memory devices in each of the groups, each memory module being coupled through its respective memory interface to a controller through a high speed link wherein the controller is coupled to a plurality of memory interfaces and wherein the memory interface device is coupled to a programmed register for configuring the memory interface device. - View Dependent Claims (2, 3, 4, 8)
-
5. A processor-based electronic system, comprising:
-
a processor operable to execute a plurality of different application programs; a controller coupled to the processor, the controller being operable to receive a memory request from the processor and to transmit a corresponding memory request from the controller; an input device coupled to the processor; an output device coupled to the processor; and a plurality of memory modules each coupled to the controller through a high speed link, each of the memory modules comprising; a plurality of memory devices arranged in a plurality of groups; and a memory hub coupled to the memory devices in each of the groups and being operable to receive memory requests, the memory hub being programmable to configure the memory module in a plurality of data formats depending upon the application program being executed by the processor, each of the data formats corresponding to a respective number of groups of memory devices that are simultaneously accessed. - View Dependent Claims (6)
-
-
7. A processor-based electronic system, comprising:
-
a processor operable to execute a plurality of different application programs; a controller coupled to the processor, the controller being operable to receive a memory request from the processor and to transmit a corresponding memory request from the controller; an input device coupled to the processor; an output device coupled to the processor; and a plurality of memory modules coupled to the controller, each of the memory modules coupled to the controller through a high speed link, comprising; a plurality of memory devices arranged in a plurality of groups; and a memory hub coupled to the memory devices in each of the groups and being operable to receive memory requests, the memory hub being programmable to configure the memory module in a plurality of modes depending upon the application program being executed by the processor, each of the modes corresponding to a respective number of groups of memory devices that are simultaneously accessed.
-
-
9. A processor-based electronic system, comprising:
-
a processor; a controller coupled to the processor, the controller being operable to receive a memory request from the processor and to transmit a corresponding memory request from the controller; an input device coupled to the processor; an output device coupled to the processor; a memory access device other than the processor; and a plurality of memory modules coupled to the processor, each of the memory modules coupled to the at least one memory access device other than the processor through a high speed link, each of the memory modules comprising; a plurality of memory devices arranged in a plurality of groups; and a memory hub coupled to the memory devices in each of the groups and being operable to receive memory requests, the memory hub being programmable to configure the memory module in a plurality of different data formats depending upon whether the memory module is being accessed by the processor or the memory access device other than the processor, each of the different data formats corresponding to a respective number of groups of memory devices that are simultaneously accessed. - View Dependent Claims (10, 11)
-
-
12. A processor-based electronic system, comprising:
-
a processor; a controller coupled to the processor, the controller being operable to receive a memory request from the processor and to transmit a corresponding memory request from the controller; an input device coupled to the processor; an output device coupled to the processor; a memory access device other than the processor; and a plurality of memory modules coupled to the processor each of the memory modules coupled to the at least one memory access device other than the processor through a high speed link, each of the memory modules comprising; a plurality of memory devices arranged in a plurality of groups; and a memory hub coupled to the memory devices in each of the groups and being operable to receive memory requests, the memory hub being programmable to configure the memory module in a plurality of modes depending upon whether the memory module is being accessed by the processor or the memory access device other than the processor, each of the modes corresponding to a respective number of groups of memory devices that are simultaneously accessed. - View Dependent Claims (13, 14)
-
Specification