SEMICONDUCTOR DEVICE AND DRIVING METHOD THEREOF
First Claim
1. A semiconductor device comprising:
- a source line;
a bit line;
a word line;
a first signal line;
a second signal line;
a memory cell connected to the source line, the bit line, the word line, the first signal line, and the second signal line;
a driver circuit configured to drive the second signal line and the word line so as to select the memory cell specified by an address signal;
a writing circuit configured to output a writing potential to the first signal line;
a reading circuit configured to compare a potential of the bit line with a plurality of reading potentials;
a control circuit configured to select one of a plurality of voltages for correction on a basis of comparison results between the potential of the bit line and the plurality of reading potentials; and
a potential generating circuit configured to generate the writing potential and the plurality of reading potentials to supply to the writing circuit and the reading circuit.
1 Assignment
0 Petitions
Accused Products
Abstract
A semiconductor device includes: a source line; a bit line; a word line; a memory cell connected to the bit line and the word line; a driver circuit which drives a plurality of second signal lines and a plurality of word lines so as to select the memory cell specified by an address signal; a potential generating circuit which generates a writing potential and a plurality of reading potentials to supply to a writing circuit and a reading circuit; and a control circuit which selects one of a plurality of voltages for correction on a basis of results of the reading circuit comparing a potential of the bit line with the plurality of reading potentials.
-
Citations
22 Claims
-
1. A semiconductor device comprising:
-
a source line; a bit line; a word line; a first signal line; a second signal line; a memory cell connected to the source line, the bit line, the word line, the first signal line, and the second signal line; a driver circuit configured to drive the second signal line and the word line so as to select the memory cell specified by an address signal; a writing circuit configured to output a writing potential to the first signal line; a reading circuit configured to compare a potential of the bit line with a plurality of reading potentials; a control circuit configured to select one of a plurality of voltages for correction on a basis of comparison results between the potential of the bit line and the plurality of reading potentials; and a potential generating circuit configured to generate the writing potential and the plurality of reading potentials to supply to the writing circuit and the reading circuit.
-
-
2. A semiconductor device comprising:
-
a source line; a bit line; a word line; a first signal line; a second signal line; a memory cell connected to the source line, the bit line, the word line, the first signal line, and the second signal line; a driver circuit configured to drive the second signal line and the word line so as to select the memory cell specified by an address signal; a writing circuit configured to output a first writing potential to the first signal line in a first writing operation and outputs one of a plurality of second writing potentials to the first signal line in a second writing operation; a reading circuit configured to compare a first potential of the bit line with a plurality of first reading potentials in a first reading operation and compare a second potential of the bit line with a plurality of second reading potentials in a second reading operation to read out data of the memory cell; a control circuit configured to select one of a plurality of voltages for correction on a basis of comparison results between the first potential of the bit line and the plurality of first reading potentials and select one of the plurality of second writing potentials; and a potential generating circuit configured to generate the first writing potential, the plurality of second writing potentials, the plurality of first reading potentials, and the plurality of second reading potentials to supply to the writing circuit and the reading circuit.
-
-
3. A semiconductor device comprising:
-
a source line; a bit line; a first signal line; a plurality of second signal lines; a plurality of word lines; a plurality of memory cells connected in parallel between the source line and the bit line; a driver circuit configured to drive the plurality of second signal lines and the plurality of word lines so as to select the memory cell specified by an address signal; a writing circuit configured to output a writing potential to the first signal line; a reading circuit configured to compare a potential of the bit line with a plurality of reading potentials; a control circuit configured to select one of a plurality of voltages for correction on a basis of comparison results between the potential of the bit line and the plurality of reading potentials; and a potential generating circuit configured to generate the writing potential and the plurality of reading potentials to supply to the writing circuit and the reading circuit, wherein one of the plurality of memory cells includes; a first transistor which includes a first gate electrode, a first source electrode, and a first drain electrode; a second transistor which includes a second gate electrode, a second source electrode, and a second drain electrode; and a third transistor which includes a third gate electrode, a third source electrode, and a third drain electrode, wherein the first transistor is provided in a substrate containing a semiconductor material, wherein the second transistor includes a semiconductor layer containing an In—
Ga—
Zn—
O-based semiconductor material,wherein the first gate electrode is electrically connected to one of the second source electrode or the second drain electrode, wherein the source line is electrically connected to the first source electrode, wherein the first drain electrode is electrically connected to the third source electrode, wherein the bit line is electrically connected to the third drain electrode, wherein the first signal line is electrically connected to the other of the second source electrode or the second drain electrode, wherein one of the plurality of the second signal lines is electrically connected to the second gate electrode, and wherein one of the plurality of word lines is electrically connected to the third gate electrode. - View Dependent Claims (4, 5, 6, 7, 8, 9, 10, 11)
-
-
12. A semiconductor device comprising:
-
a source line; a bit line; a first signal line; a plurality of second signal lines; a plurality of word lines; a plurality of memory cells connected in parallel between the source line and the bit line; a driver circuit configured to drive the plurality of second signal lines and the plurality of word lines so as to select the memory cell specified by an address signal; a writing circuit configured to output a first writing potential to the first signal line in a first writing operation and outputs one of a plurality of second writing potentials to the first signal line in a second writing operation; a reading circuit configured to compare a first potential of the bit line with a plurality of first reading potentials in a first reading operation and compare a second potential of the bit line with a plurality of second reading potentials in a second reading operation to read out data of the memory cell; a control circuit configured to select one of a plurality of voltages for correction on a basis of comparison results between the first potential of the bit line and the plurality of first reading potentials and select one of the plurality of second writing potentials; and a potential generating circuit configured to generate the first writing potential, the plurality of second writing potentials, the plurality of first reading potentials, and the plurality of second reading potentials to supply to the writing circuit and the reading circuit, wherein one of the plurality of memory cells includes; a first transistor which includes a first gate electrode, a first source electrode, and a first drain electrode; a second transistor which includes a second gate electrode, a second source electrode, and a second drain electrode; and a third transistor which includes a third gate electrode, a third source electrode, and a third drain electrode, wherein the first transistor is provided in a substrate containing a semiconductor material, wherein the second transistor includes a semiconductor layer containing an In—
Ga—
Zn—
O-based semiconductor material,wherein the first gate electrode is electrically connected to one of the second source electrode or the second drain electrode, wherein the source line is electrically connected to the first source electrode, wherein the first drain electrode is electrically connected to the third source electrode, wherein the bit line is electrically connected to the third drain electrode, wherein the first signal line is electrically connected to the other of the second source electrode or the second drain electrode, wherein one of the plurality of the second signal lines is electrically connected to the second gate electrode, and wherein one of the plurality of word lines is electrically connected to the third gate electrode. - View Dependent Claims (13, 14, 15, 16, 17, 18, 19, 20)
-
-
21. A method for driving a semiconductor device comprising:
-
a source line; a bit line; a word line; a first signal line; a second signal line; a driver circuit configured to drive the second signal line and the word line so as to select a memory cell specified by an address signal; a writing circuit; a reading circuit; a control circuit; a potential generating circuit; and the memory cell connected to the source line, the bit line, the word line, the first signal line, and the second signal line, the method for driving the semiconductor device comprising; outputting a writing potential to the first signal line connected to the specified memory cell from the writing circuit in a first writing operation; in a first reading operation, comparing a first potential of the bit line with a plurality of first reading potentials in the reading circuit and selecting one of a plurality of voltages for correction on a basis of comparison results thereof in the control circuit; and outputting a writing potential which is corrected on a basis of the voltage for correction to the first signal line connected to the specified memory cell in a second writing operation.
-
-
22. A method for driving a semiconductor device comprising:
-
a source line; a bit line; a word line; a first signal line; a second signal line; a driver circuit configured to drive the second signal line and the word line so as to select a memory cell specified by an address signal; a writing circuit; a reading circuit; a control circuit; a potential generating circuit; and the memory cell connected to the source line, the bit line, the word line, the first signal line, and the second signal line, the method for driving the semiconductor device comprising; outputting a writing potential to the first signal line connected to the specified memory cell from the writing circuit in a first writing operation; in a first reading operation, comparing a first potential of the bit line with a plurality of first reading potentials in the reading circuit and selecting one of a plurality of voltages for correction on a basis of comparison results thereof in the control circuit; outputting a writing potential which is corrected on a basis of the voltage for correction to the first signal line connected to the specified memory cell in a second writing operation; and comparing a second potential of the bit line with a plurality of second reading potentials in the reading circuit to read out data of the memory cell in a second reading operation.
-
Specification