SEMICONDUCTOR MEMORY DEVICE AND DRIVING METHOD THEREOF
First Claim
1. A semiconductor memory device comprising:
- a first line;
a second line;
a third line;
a fourth line;
a fifth line; and
a memory cell comprising;
a first transistor;
a second transistor; and
a capacitor,wherein one of a source and a drain of the first transistor is electrically connected to a gate of the second transistor and one of electrodes of the capacitor,wherein a gate of the first transistor is electrically connected to the first line,wherein the other of the source and the drain of the first transistor is electrically connected to the fifth line,wherein one of a source and a drain of the second transistor is electrically connected to the third line,wherein the other of the source and the drain of the second transistor is electrically connected to the fourth line,wherein the other of electrodes of the capacitor is electrically connected to the second line,wherein the first transistor comprises a semiconductor layer including an oxide semiconductor, andwherein an area of the capacitor is less than 2 times an area of a channel region of the second transistor.
1 Assignment
0 Petitions
Accused Products
Abstract
A semiconductor device which stores data by using a transistor whose leakage current between source and drain in an off state is small as a writing transistor. In a matrix including a plurality of memory cells in which a drain of the writing transistor is connected to a gate of a reading transistor and the drain of the writing transistor is connected to one electrode of a capacitor, a gate of the writing transistor is connected to a writing word line; a source of the writing transistor is connected to a writing bit line; and a source and a drain of the reading transistor are connected to a reading bit line and a bias line. In order to reduce the number of wirings, the writing bit line or the bias line is substituted for the reading bit line in another column.
-
Citations
33 Claims
-
1. A semiconductor memory device comprising:
-
a first line; a second line; a third line; a fourth line; a fifth line; and a memory cell comprising; a first transistor; a second transistor; and a capacitor, wherein one of a source and a drain of the first transistor is electrically connected to a gate of the second transistor and one of electrodes of the capacitor, wherein a gate of the first transistor is electrically connected to the first line, wherein the other of the source and the drain of the first transistor is electrically connected to the fifth line, wherein one of a source and a drain of the second transistor is electrically connected to the third line, wherein the other of the source and the drain of the second transistor is electrically connected to the fourth line, wherein the other of electrodes of the capacitor is electrically connected to the second line, wherein the first transistor comprises a semiconductor layer including an oxide semiconductor, and wherein an area of the capacitor is less than 2 times an area of a channel region of the second transistor. - View Dependent Claims (2, 3, 4)
-
-
5. A semiconductor memory device comprising:
-
a first line; a second line; a third line; a fourth line; and a memory cell comprising; a first transistor; a second transistor; and a capacitor, wherein one of a source and a drain of the first transistor is electrically connected to a gate of the second transistor and one of electrodes of the capacitor, wherein a gate of the first transistor is electrically connected to the first line, wherein the other of the source and the drain of the first transistor is electrically connected to the third line, wherein one of a source and a drain of the second transistor is electrically connected to the third line, wherein the other of the source and the drain of the second transistor is electrically connected to the fourth line, wherein the other of electrodes of the capacitor is electrically connected to the second line, wherein the first transistor comprises a semiconductor layer including an oxide semiconductor, and wherein an area of the capacitor is less than 2 times an area of a channel region of the second transistor. - View Dependent Claims (6, 7, 8)
-
-
9. A semiconductor memory device comprising:
-
a first line; a second line; a third line; a fourth line; a fifth line; a sixth line; a first memory cell including a first transistor, a second transistor, and a first capacitor; and a second memory cell including a third transistor, a fourth transistor, and a second capacitor, wherein one of a source and a drain of the first transistor is electrically connected to a gate of the second transistor and one of electrodes of the first capacitor, wherein a gate of the first transistor is electrically connected to the first line, wherein the other of the source and the drain of the first transistor is electrically connected to the fifth line, wherein one of a source and a drain of the second transistor is electrically connected to the third line, wherein the other of the source and the drain of the second transistor is electrically connected to the fourth line, wherein the other of electrodes of the first capacitor is electrically connected to the second line, wherein the first transistor comprises a first semiconductor layer including an oxide semiconductor, wherein an area of the first capacitor is less than 2 times an area of a channel region of the second transistor, wherein one of a source and a drain of the third transistor is electrically connected to a gate of the fourth transistor and one of electrodes of the second capacitor, wherein a gate of the third transistor is electrically connected to the first line, wherein the other of the source and the drain of the third transistor is electrically connected to the sixth line, wherein one of a source and a drain of the fourth transistor is electrically connected to the third line, wherein the other of electrodes of the second capacitor is electrically connected to the second line, wherein the third transistor comprises a second semiconductor layer including the oxide semiconductor, wherein an area of the second capacitor is less than 2 times an area of a channel region of the fourth transistor. - View Dependent Claims (10, 11, 12)
-
-
13. A driving method of a semiconductor memory device comprising:
-
a first line; a second line; and a memory cell including a first transistor, a second transistor, and a capacitor, wherein the first transistor comprises a semiconductor layer including an oxide semiconductor, wherein one of a source and a drain of the first transistor is electrically connected to the first line, wherein the other of the source and the drain of the first transistor is electrically connected to the capacitor and a gate of the second transistor, wherein one of a source and a drain of the second transistor is electrically connected to the first line, and wherein the other of the source and the drain of the second transistor is electrically connected to the second line, the driving method comprising the steps of; turning on the first transistor; supplying a first potential to the gate of the second transistor and the capacitor through the first line and the first transistor; supplying a second potential to the second line; and holding the first potential in the gate of the second transistor and the capacitor by turning off the first transistor, wherein the step of supplying the first potential is performed at the same time as the step of supplying the second potential, and wherein a level of the first potential is the same as a level of the second potential. - View Dependent Claims (14, 15, 16)
-
-
17. A driving method of a semiconductor memory device comprising:
-
a first line; a second line; a first memory cell including a first transistor, a second transistor, and a first capacitor, wherein the first transistor comprises a first semiconductor layer including an oxide semiconductor, wherein one of a source and a drain of the first transistor is electrically connected to the first line, wherein the other of the source and the drain of the first transistor is electrically connected to one of electrodes of the first capacitor and a gate of the second transistor, wherein the other of the electrodes of the first capacitor is electrically connected to the second line, and wherein one of a source and a drain of the second transistor is electrically connected to the first line; and a second memory cell including a third transistor, a fourth transistor, and a second capacitor, wherein the third transistor comprises a second semiconductor layer including the oxide semiconductor, wherein one of a source and a drain of the third transistor is electrically connected to the first line, wherein the other of the source and the drain of the third transistor is electrically connected to one of electrodes of the second capacitor and a gate of the fourth transistor, the driving method comprising the steps of; turning on the first transistor; supplying a first potential to the gate of the second transistor and the first capacitor through the first line and the first transistor; holding the first potential in the gate of the second transistor and the first capacitor by turning off the first transistor; turning on the third transistor; holding a potential of the second line at a second potential so that the second transistor is kept off regardless of a level of the first potential in the gate of the second transistor and the first capacitor, supplying a third potential to the gate of the fourth transistor and the second capacitor through the first line and the third transistor while holding the potential of the second line at the second potential, and holding the third potential in the gate of the fourth transistor and the second capacitor by turning off the third transistor. - View Dependent Claims (18, 19, 20)
-
-
21. A driving method of a semiconductor memory device comprising:
-
a first line; a second line; a first memory cell including a first transistor, a second transistor, and a capacitor, wherein the first transistor comprises a semiconductor layer including an oxide semiconductor, wherein one of a source and a drain of the first transistor is electrically connected to the first line, wherein the other of the source and the drain of the first transistor is electrically connected to the capacitor and a gate of the second transistor, wherein one of a source and a drain of the second transistor is electrically connected to the first line, and wherein the other of the source and the drain of the second transistor is electrically connected to the second line; and a third transistor, wherein one of a source and a drain of the third transistor is electrically connected to the first line, and wherein the other of the source and the drain of the third transistor is electrically connected to the second line, the driving method comprising the steps of; turning on the third transistor; turning on the first transistor; supplying a potential to the gate of the second transistor and to the second line through the first line while the third transistor is in an on state, and holding the potential by turning off the first transistor. - View Dependent Claims (22, 23, 24)
-
-
25. A semiconductor device comprising:
-
a transistor comprising; an oxide semiconductor layer including a first impurity region and a second impurity region; and a gate electrode adjacent to the oxide semiconductor layer; and a first electrode in contact with a lower surface of the first impurity region; and a second electrode in contact with an upper surface of the second impurity region. - View Dependent Claims (26, 27, 28, 29, 30, 31, 32)
-
-
33. A semiconductor device including a memory element, the memory element comprising:
-
a transistor comprising; an oxide semiconductor layer including a first impurity region and a second impurity region; and a gate electrode adjacent to the oxide semiconductor layer, wherein the first impurity region and the second impurity region are formed in a self-aligned manner with respect to the gate electrode.
-
Specification