Please download the dossier by clicking on the dossier button x
×

TRENCH DMOS DEVICE WITH IMPROVED TERMINATION STRUCTURE FOR HIGH VOLTAGE APPLICATIONS

  • US 20110227152A1
  • Filed: 10/21/2010
  • Published: 09/22/2011
  • Est. Priority Date: 03/16/2010
  • Status: Active Grant
First Claim
Patent Images

1. A termination structure for a power transistor, said termination structure comprising:

  • a semiconductor substrate having an active region and a termination region, the substrate having a first type of conductivity;

    a termination trench located in the termination region and extending from a boundary of the active region to within a certain distance of an edge of the semiconductor substrate;

    a doped region having a second type of conductivity disposed in the substrate below the termination trench;

    a MOS gate formed on a sidewall adjacent the boundary, wherein the doped region extends from below a portion of the MOS gate spaced apart from the boundary toward a remote sidewall of the termination trench;

    a termination structure oxide layer formed on the termination trench covering a portion of the MOS gate and extending toward the edge of the substrate;

    a first conductive layer formed on a backside surface of the semiconductor substrate; and

    a second conductive layer formed atop the active region, an exposed portion of the MOS gate, and extending to cover at least a portion of the termination structure oxide layer.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×