THIN FILM TRANSISTOR ARRAY SUBSTRATE AND METHOD FOR MANUFACTURING THE SAME
First Claim
1. A thin film transistor array substrate, comprising:
- a substrate;
a gate layer, disposed on the substrate;
a gate insulating layer, disposed on the gate layer and the substrate;
a source/drain layer, disposed on the gate insulating layer;
a patterned protective layer, disposed on the source/drain layer and exposing a portion of the source/drain layer;
an oxide semiconductor layer, disposed on the patterned protective layer and electrically connected to the source/drain layer;
a resin layer, disposed on the oxide semiconductor layer to cover the oxide semiconductor layer; and
a pixel electrode, disposed on the resin layer and connected to the source/drain layer.
1 Assignment
0 Petitions
Accused Products
Abstract
A thin film transistor array substrate includes a substrate, a gate layer, a gate insulating layer, a source/drain layer, a patterned protective layer, an oxide semiconductor layer, a resin layer and a pixel electrode. The gate layer is disposed on the substrate. The gate insulating layer is disposed on the gate layer and the substrate. The source/drain layer is disposed on the gate insulating layer. The patterned protective layer is disposed on the source/drain layer and exposes a portion of the source/drain layer. The oxide semiconductor layer is disposed on the patterned protective layer and electrically connected to the source/drain layer. The resin layer is disposed on the oxide semiconductor layer and covers the oxide semiconductor layer. The pixel electrode is disposed on the resin layer and connects to the source/drain layer. The present invention also provides a method for making the thin film transistor array substrate. The thin film transistor array substrate can prevent leakage current.
11 Citations
10 Claims
-
1. A thin film transistor array substrate, comprising:
-
a substrate; a gate layer, disposed on the substrate; a gate insulating layer, disposed on the gate layer and the substrate; a source/drain layer, disposed on the gate insulating layer; a patterned protective layer, disposed on the source/drain layer and exposing a portion of the source/drain layer; an oxide semiconductor layer, disposed on the patterned protective layer and electrically connected to the source/drain layer; a resin layer, disposed on the oxide semiconductor layer to cover the oxide semiconductor layer; and a pixel electrode, disposed on the resin layer and connected to the source/drain layer. - View Dependent Claims (2, 3, 4, 5)
-
-
6. A method for manufacturing thin film transistor array substrate, comprising:
-
forming a gate layer on a substrate; forming a gate insulating layer on the gate layer and the substrate; forming a source/drain layer on the gate insulating layer; forming a patterned protective layer on the source/drain layer to expose a portion of the source/drain layer; forming an oxide semiconductor layer on the patterned protective layer, the oxide semiconductor layer being electrically connected to the source/drain layer; forming a resin layer on the oxide semiconductor layer to cover the oxide semiconductor layer; and forming a pixel electrode on the resin layer, the pixel electrode being connected to the source/drain layer. - View Dependent Claims (7, 8, 9, 10)
-
Specification