THIN FILM TRANSISTOR ARRAY SUBSTRATE AND MANUFACTURING METHOD THEREOF
First Claim
Patent Images
1. A thin film transistor array substrate, comprising:
- a substrate;
a plurality of data lines, disposed on the substrate;
a plurality of scan signal transmission lines, disposed in parallel to each other with the data lines on the substrate, with one scan signal transmission line disposed between every two adjacent data lines;
a plurality of scan lines, disposed on the substrate and intersecting the data lines and the scan signal transmission lines, so as to define a plurality of pixel regions on the substrate;
a plurality of thin film transistors, disposed on the substrate, each electrically connected to the corresponding scan line and the corresponding data line;
a patterned planarization layer, configured on the substrate, wherein the patterned planarization layer has a plurality of slots, exposing the scan lines and the thin film transistors and extending along the scan lines;
a plurality of common electrodes, configured on the patterned planarization layer and surrounding the corresponding pixel regions respectively;
a protective layer, covering the data lines, the scan signal transmission lines, the scan lines, the thin film transistors, the patterned planarization layer and the common electrodes, the protective layer having a plurality of openings for exposing a portion of a drain of each of the thin film transistors;
a plurality of pixel electrodes, configured on the protective layer and placed in the corresponding pixel regions, the pixel electrodes electrically connected to the drains through the openings.
1 Assignment
0 Petitions
Accused Products
Abstract
A thin film transistor (TFT) array substrate with few processing steps and simple structure is provided, wherein merely two patterned metal layers are required and a patterned planarization layer is adopted to separate the two patterned metal layers from each other and thereby reduce power loading. In addition, the patterned planarization layer has slots to form height differences so as to separate scan lines from common electrodes to further reduce the power loading.
-
Citations
19 Claims
-
1. A thin film transistor array substrate, comprising:
-
a substrate; a plurality of data lines, disposed on the substrate; a plurality of scan signal transmission lines, disposed in parallel to each other with the data lines on the substrate, with one scan signal transmission line disposed between every two adjacent data lines; a plurality of scan lines, disposed on the substrate and intersecting the data lines and the scan signal transmission lines, so as to define a plurality of pixel regions on the substrate; a plurality of thin film transistors, disposed on the substrate, each electrically connected to the corresponding scan line and the corresponding data line; a patterned planarization layer, configured on the substrate, wherein the patterned planarization layer has a plurality of slots, exposing the scan lines and the thin film transistors and extending along the scan lines; a plurality of common electrodes, configured on the patterned planarization layer and surrounding the corresponding pixel regions respectively; a protective layer, covering the data lines, the scan signal transmission lines, the scan lines, the thin film transistors, the patterned planarization layer and the common electrodes, the protective layer having a plurality of openings for exposing a portion of a drain of each of the thin film transistors; a plurality of pixel electrodes, configured on the protective layer and placed in the corresponding pixel regions, the pixel electrodes electrically connected to the drains through the openings. - View Dependent Claims (2, 3, 4)
-
-
5. A thin film transistor array substrate, comprising:
-
a substrate; a patterned first metal layer, comprising; a plurality of quasi-data lines, disposed on the substrate; a plurality of scan signal transmission lines, disposed in parallel to each other with the quasi-data lines on the substrate, with one scan signal transmission line disposed between every two adjacent quasi-data lines; a plurality of quasi-scan lines, disposed on the substrate, wherein the quasi-scan lines, the quasi-data lines and the scan signal transmission lines define a plurality of pixel regions on the substrate; a plurality of gates, configured on the substrate and connected to the quasi-scan lines; a gate insulating layer, configured on the substrate and covering the patterned first metal layer, wherein the gate insulating layer includes a plurality of first openings and a plurality of second openings, the first openings expose a portion of each of the quasi-scan lines respectively, and the second openings expose a portion of each of the quasi-data lines respectively; a patterned semiconductor layer, configured on the gate insulating layer, wherein the patterned semiconductor layer comprises a plurality of channel patterns located above the corresponding gate respectively; a patterned planarization layer, configured on the gate insulating layer, wherein the patterned planarization layer has a plurality of slots, exposing the quasi-scan lines, the gates, the channel patterns, the first openings and the second openings, and extending along the quasi-scan lines; a patterned second metal layer, comprising; a plurality of first connecting patterns, configured on the gate insulating layer and located in the corresponding slots, the first connecting patterns connected to the quasi-scan lines via the corresponding first openings respectively to form a plurality of scan lines; a plurality of second connecting patterns, configured on the gate insulating layer and located in the corresponding slots, the second connecting patterns connected to the quasi-data lines respectively via the corresponding second openings to form a plurality of data lines; a plurality of sources and a plurality of drains, configured on the channel patterns and located in the corresponding slots, each of the sources and its corresponding drain located on the opposite sides of the corresponding gate, and each of the sources electrically connected to the corresponding data line; a plurality of common electrodes, configured on the patterned planarization layer and surrounding the corresponding pixel regions respectively; a protective layer, covering the gate insulating layer, the patterned second metal layer, the patterned planarization layer and the channel patterns, the protective layer having a plurality of third openings for exposing a portion of each of the drains; and a patterned transparent electrode layer, configured on the protective layer, wherein the patterned transparent electrode layer comprises a plurality of pixel electrodes located in the pixel regions, and the pixel electrodes are electrically connected to the drains through the third openings. - View Dependent Claims (6, 7, 8, 9, 10)
-
-
11. A manufacturing method of a thin film transistor array substrate, comprising:
-
providing a substrate; forming a patterned first metal layer on the substrate, and the patterned first metal layer comprising; a plurality of quasi-data lines; a plurality of scan signal transmission lines, parallel to each other with the quasi-data lines, with one scan signal transmission line disposed between every two adjacent quasi-data lines; a plurality of quasi-scan lines, wherein the quasi-scan lines, the quasi-data lines and the scan signal transmission lines define a plurality of pixel regions on the substrate; a plurality of gates, connected to the quasi-scan lines; forming a gate insulating layer on the substrate, the gate insulating layer covering the patterned first metal layer; forming a patterned semiconductor layer on the gate insulating layer, wherein the patterned semiconductor layer comprises a plurality of channel patterns located above the corresponding gate respectively; forming a plurality of first openings and a plurality of second openings within the gate insulating layer, the first openings exposing a portion of each of the quasi-scan lines respectively and the second openings exposing a portion of each of the quasi-data lines respectively; forming a patterned planarization layer on the gate insulating layer, wherein the patterned planarization layer has a plurality of slots, exposing the quasi-scan lines, the gates, the channel patterns, the first openings and the second openings, and extending along the quasi-scan lines; forming a patterned second metal layer, the patterned second metal layer comprising; a plurality of first connecting patterns, configured on the gate insulating layer and located in the corresponding slots, the first connecting patterns connected to the quasi-scan lines respectively via the corresponding first openings to form a plurality of scan lines; a plurality of second connecting patterns, configured on the gate insulating layer and located in the corresponding slots, the second connecting patterns connected to the quasi-data lines respectively via the corresponding second openings to form a plurality of data lines; a plurality of sources and a plurality of drains, configured on the channel patterns and located in the corresponding slots, each of the sources and its corresponding drain located on the opposite sides of the corresponding gate, and each of the sources electrically connected to the corresponding data line; a plurality of common electrodes, configured on the patterned planarization layer and surrounding the corresponding pixel regions respectively; forming a protective layer for covering the gate insulating layer, the patterned second metal layer, the patterned planarization layer and the channel patterns; forming a plurality of third openings within the protective layer for exposing a portion of each of the drains; and forming a patterned transparent electrode layer on the protective layer, wherein the patterned transparent electrode layer comprises a plurality of pixel electrodes located in the pixel regions, and the pixel electrodes are electrically connected to the drains through the third openings. - View Dependent Claims (12, 13, 14, 15, 16, 17, 18, 19)
-
Specification