×

MULTIPLE BITCELLS TRACKING SCHEME SEMICONDUCTOR MEMORY ARRAY

  • US 20140085993A1
  • Filed: 09/26/2012
  • Published: 03/27/2014
  • Est. Priority Date: 09/26/2012
  • Status: Active Grant
First Claim
Patent Images

1. A semiconductor memory array, comprising:

  • a first segment having first two memory banks, wherein each of the first two memory banks includes a first plurality of memory cells arranged in rows and columns, and wherein at least two first read tracking cells are disposed in at least two first read tracking columns;

    a second segment having second two memory banks, wherein each of the second two memory banks includes a second plurality of memory cells arranged in rows and columns, and wherein at least two second read tracking cells are disposed in at least two second read tracking columns; and

    a plurality of read tracking circuits coupled to the at least two first read tracking cells and the at least two second read tracking cells, wherein the plurality of read tracking circuits mimic a worst-case read path of a corner memory cell in the semiconductor memory array with built-in margins for signal lines and signal devices, wherein outputs of the at least two first read tracking cells and the at least two second read tracking cells are connected to a tracking bit connection line (TBCL), wherein a tracking circuit connected to the TBCL outputs a tracking-cells output signal to generate a global tracking result signal to a memory control circuitry, wherein the memory control circuitry is configured to set a memory clock based on the global tracking result signal.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×