METHOD OF FABRICATING A SUPER JUNCTION TRANSISTOR
First Claim
1. A method of fabrication of a super junction transistor, comprising:
- providing a drain substrate having a first conductivity type;
forming an epitaxial layer on the drain substrate, wherein the epitaxial layer has a second conductivity type;
forming a plurality of trenches in the epitaxial layer;
forming a buffer layer in direct contact with inner surface of the trenches;
filling a dopant source layer into the trenches, wherein the dopant source layer at least has dopants with the first conductivity type. performing an etching process to form a plurality of recessed structures above the respective trenches;
forming a gate oxide layer on the surface of the recessed trenches and concurrently diffusing the dopants inside the dopant source layer into the epitaxial layer through the buffer layer to thereby form at least a body diffusion layer with the first conductivity type;
filling a gate conductor into the recessed structures to form a plurality of gate structure units; and
forming a doped source region having the first conductivity type, wherein the doped source region is disposed in the epitaxial layer and is adjacent to each of the gate structure units.
0 Assignments
0 Petitions
Accused Products
Abstract
A method of fabricating a super junction transistor is provided. A drain substrate is provided. An epitaxial layer is formed on the drain substrate. A plurality of trenches is formed in the epitaxial layer. A buffer layer is formed and is in direct contact with the interior surface of the trenches. A dopant source layer is filled into the trenches. An etching process is performed to form a plurality of recessed structures above the respective trenches. A gate oxide layer is formed on the surface of each recessed trench and the dopants inside the dopant source layer are diffused into the epitaxial layer through the buffer layer to thereby form at least a body diffusion layer of the first conductivity type. A gate conductor is filled into the recessed structures to form a plurality of gate structure units. A doped source region having the first conductivity type is formed.
-
Citations
5 Claims
-
1. A method of fabrication of a super junction transistor, comprising:
-
providing a drain substrate having a first conductivity type; forming an epitaxial layer on the drain substrate, wherein the epitaxial layer has a second conductivity type; forming a plurality of trenches in the epitaxial layer; forming a buffer layer in direct contact with inner surface of the trenches; filling a dopant source layer into the trenches, wherein the dopant source layer at least has dopants with the first conductivity type. performing an etching process to form a plurality of recessed structures above the respective trenches; forming a gate oxide layer on the surface of the recessed trenches and concurrently diffusing the dopants inside the dopant source layer into the epitaxial layer through the buffer layer to thereby form at least a body diffusion layer with the first conductivity type; filling a gate conductor into the recessed structures to form a plurality of gate structure units; and forming a doped source region having the first conductivity type, wherein the doped source region is disposed in the epitaxial layer and is adjacent to each of the gate structure units. - View Dependent Claims (2, 3, 4, 5)
-
Specification