×

SHIELDED GATE TRENCH MOS WITH IMPROVED SOURCE PICKUP LAYOUT

  • US 20150194522A1
  • Filed: 03/17/2015
  • Published: 07/09/2015
  • Est. Priority Date: 03/11/2010
  • Status: Active Grant
First Claim
Patent Images

1. A semiconductor device comprising:

  • a semiconductor layer;

    a plurality of trenches formed in the semiconductor layer, the plurality of trenches include active gate trenches located in a first active area and a second active area, gate runner/termination trenches and a source pickup trench located in a termination area between the first and second active areas, wherein a first conductive region is located at a bottom portion of the active gate, gate runner/termination and source pickup trenches and a second conductive region is located at a top portion of the active gate and gate runner/termination trenches, and wherein the first and second conductive regions are separated by an intermediate dielectric region in the active gate and gate runner/termination trenches; and

    a source metal extending from the first active area through the termination area to the second active area, wherein the source metal is connected through a source contact to the first conductive region of the source pickup trench located in the termination area between the first and second active areas.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×