Reduced Generation of Second Harmonics of FETs
First Claim
Patent Images
1. A field effect transistor device having reduced second-order harmonic distortion, including:
- (a) a drain, a source, and a gate arranged on a body such that the gate modulates a conductive channel between a source region and a drain region; and
(b) added capacitance coupled to the body and at least one of the source or drain and sized to set the total capacitance from the source to the body to be essentially equal to the total capacitance from the drain to the body.
2 Assignments
0 Petitions
Accused Products
Abstract
A structure and method for reducing second-order harmonic distortion in FET devices used in applications that are sensitive to such distortion, such as switching RF signals. The asymmetry of the drain-to-body capacitance Cdb and source-to-body capacitance Csb of a FET device are equalized by adding offsetting capacitance or a compensating voltage source.
6 Citations
6 Claims
-
1. A field effect transistor device having reduced second-order harmonic distortion, including:
-
(a) a drain, a source, and a gate arranged on a body such that the gate modulates a conductive channel between a source region and a drain region; and (b) added capacitance coupled to the body and at least one of the source or drain and sized to set the total capacitance from the source to the body to be essentially equal to the total capacitance from the drain to the body. - View Dependent Claims (2)
-
-
3. A field effect transistor device having reduced second-order harmonic distortion, including:
-
(a) a drain, a source, and a gate arranged on a body such that the gate modulates a conductive channel between a source region and a drain region; and (b) a voltage source coupled to the source and drain and configured at a voltage level sufficient to equalize the difference in the total capacitance from the source to the body with respect to the total capacitance from the drain to the body.
-
-
4. A field effect transistor device having reduced second-order harmonic distortion, including:
-
(a) a drain, a source, and a gate arranged on a body such that the gate modulates a conductive channel between a source region and a drain region; and (b) equalizing means coupled and configured to equalize the total capacitance from the source to the body with respect to the total capacitance from the drain to the body.
-
-
5. A method for reducing second-order harmonic distortion in field effect transistor devices, including:
-
(a) providing a field effect transistor device having a drain, a source, and a gate arranged on a body such that the gate modulates a conductive channel between a source region and a drain region; and (b) providing capacitance coupled to the body and at least one of the source and drain and sized to set the total capacitance from the source to the body to be essentially equal to the total capacitance from the drain to the body.
-
-
6. A method for reducing second-order harmonic distortion in field effect transistor devices, including:
-
(a) providing a field effect transistor device having a drain, a source, and a gate arranged on a body such that the gate modulates a conductive channel between a source region and a drain region; and (b) providing a voltage source coupled to the source and drain and configured at a voltage level sufficient to equalize the total capacitance from the source to the body with respect to the total capacitance from the drain to the body.
-
Specification