×

REDUCED NOISE DYNAMIC COMPARATOR FOR A SUCCESSIVE APPROXIMATION REGISTER ANALOG-TO-DIGITAL CONVERTER

  • US 20190181873A1
  • Filed: 12/11/2017
  • Published: 06/13/2019
  • Est. Priority Date: 12/11/2017
  • Status: Active Grant
First Claim
Patent Images

1. A comparator circuit, comprising:

  • a first transistor configured to receive a first input;

    a second transistor configured to receive a second input;

    a third transistor coupled to a terminal of each of the first and second transistors, wherein the third transistor is configured to be controlled by a first control signal;

    a fourth transistor coupled to the first transistor at a first node;

    a fifth transistor coupled to the second transistor at a second node, wherein a gate of the fifth transistor is coupled to the first node and a gate of the fourth transistor is coupled to the second node;

    a sixth transistor coupled to the first node, wherein a gate of the sixth transistor is coupled to the second node;

    a seventh transistor coupled to the second node, wherein a gate of the seventh transistor is coupled to the first node; and

    an eighth transistor coupled to a terminal of each of the sixth and seventh transistors, wherein the eighth transistor is configured to be controlled by a second control signal having an edge that is delayed from a corresponding edge of the first control signal.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×