SHIFT REGISTER AND DRIVING METHOD OF THE SAME, EMISSION DRIVING CIRCUIT, AND DISPLAY DEVICE
First Claim
1. An emission driving circuit, comprising a shift register, wherein the shift register comprises:
- a first node control module electrically connected to an input signal terminal, a first clock signal terminal, a second clock signal terminal and a high level signal terminal, and configured to provide an input signal or a high level signal to a first node based on a first clock signal and a second clock signal, so as to control a level at the first node;
a second node control module electrically connected to the first node, the first clock signal terminal, the second clock signal terminal, a first low level signal terminal and the high level signal terminal, and configured to control a level at a second node based on the level at the first node, the first clock signal, the second clock signal, a first low level signal and the high level signal;
an output control module electrically connected to the first node, the second node, the high level signal terminal and a second low level signal terminal, and configured to control an output terminal to output a high level or a low level based on the level at the first node, the level at the second node, the high level signal and a second low level signal; and
a carry control module electrically connected to the second node, the high level signal terminal, the output terminal and the second low level signal terminal, and configured to control a carry terminal to output a high level or a low level based on the level at the second node, a level at the output terminal, the high level signal and the second low level signal.
2 Assignments
0 Petitions
Accused Products
Abstract
The present disclosure provides a shift register. The shift register includes: a first node control module configured to control level at a first node based on a first clock signal and a second clock signal; a second node control module configured to control level at a second node based on level at the first node, the first clock signal, the second clock signal, a first low level signal and a high level signal; an output control module configured to control an output terminal to output high or low level based on level at the first node, level at the second node, the high level signal and a second low level signal; and a carry control module configured to control a carry terminal to output high or low level based on level at the second node, level at the output terminal, the high level signal and the second low level signal.
-
Citations
18 Claims
-
1. An emission driving circuit, comprising a shift register, wherein the shift register comprises:
-
a first node control module electrically connected to an input signal terminal, a first clock signal terminal, a second clock signal terminal and a high level signal terminal, and configured to provide an input signal or a high level signal to a first node based on a first clock signal and a second clock signal, so as to control a level at the first node; a second node control module electrically connected to the first node, the first clock signal terminal, the second clock signal terminal, a first low level signal terminal and the high level signal terminal, and configured to control a level at a second node based on the level at the first node, the first clock signal, the second clock signal, a first low level signal and the high level signal; an output control module electrically connected to the first node, the second node, the high level signal terminal and a second low level signal terminal, and configured to control an output terminal to output a high level or a low level based on the level at the first node, the level at the second node, the high level signal and a second low level signal; and a carry control module electrically connected to the second node, the high level signal terminal, the output terminal and the second low level signal terminal, and configured to control a carry terminal to output a high level or a low level based on the level at the second node, a level at the output terminal, the high level signal and the second low level signal. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11)
-
-
12. A display device, comprising an emission driving circuit, wherein the emission driving circuit comprises a first signal line, a second signal line, and a plurality of cascaded shift registers, and
wherein the first clock signal terminal of a shift register at each odd-numbered stage of the plurality of cascaded shift registers and the second clock signal terminal of a shift register at each even-numbered stage of the plurality of cascaded shift registers are both electrically connected to the first signal line, and the second clock signal terminal of the shift register at each odd-numbered stage of the plurality of cascaded shift registers and the first clock signal terminal of the shift register at each even-numbered stage of the plurality of cascaded shift registers are both electrically connected to the second signal line.
-
14. A driving method of an emission driving circuit, applicable in an emission driving circuit comprising:
-
a first node control module electrically connected to an input signal terminal, a first clock signal terminal, a second clock signal terminal and a high level signal terminal, and configured to provide an input signal or a high level signal to a first node based on a first clock signal and a second clock signal, so as to control a level at the first node; a second node control module electrically connected to the first node, the first clock signal terminal, the second clock signal terminal, a first low level signal terminal and the high level signal terminal, and configured to control a level at a second node based on the level at the first node, the first clock signal, the second clock signal, a first low level signal and the high level signal; an output control module electrically connected to the first node, the second node, the high level signal terminal and a second low level signal terminal, and configured to control an output terminal to output a high level or a low level based on the level at the first node, the level at the second node, the high level signal and a second low level signal; and a carry control module electrically connected to the second node, the high level signal terminal, the output terminal and the second low level signal terminal, and configured to control a carry terminal to output a high level or a low level based on the level at the second node, a level at the output terminal, the high level signal and the second low level signal, wherein the driving method comprises; providing, by the first node control module, a high level at the first node;
maintaining, by the second node control module, the second node at a high level in a previous phase;
maintaining, by the output control module, the output terminal at a low level outputted in a previous phase based on the high level at the first node and the high level at the second node; and
controlling, by the carry control module, the carry terminal to output a low level based on the high level at the second node and the low level at the output terminal, in a first phase when the input signal provided by the input signal terminal is at a high level, the first clock signal provided by the first clock signal terminal is at a low level, and the second clock signal provided by the second clock signal terminal is at a high level,providing, by the first node control module, a high level at the first node;
providing, by the second node control module, a low level at the second node;
controlling, by the output control module, the output terminal to output a high level based on the high level at the first node and the low level at the second node; and
controlling, by the carry control module, the carry terminal to output a high level based on the low level at the second node and the high level at the output terminal, in a second phase when the input signal provided by the input signal terminal is at a low level, the first clock signal provided by the first clock signal terminal is at a high level, and the second clock signal provided by the second clock signal terminal is at a low level,providing, by the first node control module, a low level at the first node;
providing, by the second node control module, a high level at the second node;
controlling, by the output control module, the output terminal to output a low level based on the low level at the first node and the high level at the second node; and
controlling, by the carry control module, the carry terminal to output a low level based on the high level at the second node and the low level at the output terminal, in a third phase when the input signal provided by the input signal terminal is at a low level, the first clock signal provided by the first clock signal terminal is at a low level, the second clock signal provided by the second clock signal terminal is at a high level, andproviding, by the first node control module, a low level at the first node;
providing, by the second node control module, a high level at the second node;
controlling, by the output control module, the output terminal to output a low level based on the low level at the first node and the high level at the second node; and
controlling, by the carry control module, the carry terminal to output a low level based on the high level at the second node and the low level at the output terminal, in a fourth phase when the input signal provided by the input signal terminal is at a low level, the first clock signal provided by the first clock signal terminal is at a high level, the second clock signal provided by the second clock signal terminal is at a low level. - View Dependent Claims (15, 16, 17, 18)
-
Specification