Digital clock recovery circuit
First Claim
1. A clock recovery circuit for generating a clock signal which tracks a pulse stream data signal, comprising:
- voltage controlled oscillator means for providing the clock signal;
phase difference means for monitoring the phase difference between the clock and data signals and providing first and second signals whenever the phase difference exceeds first and second thresholds, respectively, said second threshold being greater than said first and said second signal being terminated coincident with the termination of said first signal;
relative phase means for comparing the relative phase of the clock and data signals to provide a third signal indicative of their relative positions in time;
an up/down digital counter responsive to said first signal for changing its count, the counting direction being determined by said third signal;
a digital/analog converter connected to the output of said digital counter;
coarse control circuit means responsive to said second signal for providing a voltage to be combined with the output of said converter to lower or raise its magnitude as determined by said third signal;
circuit means for applying said combined output to said oscillator means so as to reduce the aforesaid phase difference.
0 Assignments
0 Petitions
Accused Products
Abstract
A digital clock signal tracks a pulse stream data signal by developing two phase-lock restorative voltages through a phase-locked loop circuit which control the loop VCO that generates the clock signal, one voltage, designated as fine, being developed through a digital up/down counter and a digital/analog converter whenever the phase difference between the two signals exceeds a first threshold, and the second voltage, designated as coarse being generated by combining with the fine voltage a voltage to reduce or increase its value before application to the VCO so that the altered control voltage rapidly restores phase-lock whenever the phase difference exceeds a second threshold greater than that of the first.
72 Citations
9 Claims
-
1. A clock recovery circuit for generating a clock signal which tracks a pulse stream data signal, comprising:
-
voltage controlled oscillator means for providing the clock signal; phase difference means for monitoring the phase difference between the clock and data signals and providing first and second signals whenever the phase difference exceeds first and second thresholds, respectively, said second threshold being greater than said first and said second signal being terminated coincident with the termination of said first signal; relative phase means for comparing the relative phase of the clock and data signals to provide a third signal indicative of their relative positions in time; an up/down digital counter responsive to said first signal for changing its count, the counting direction being determined by said third signal; a digital/analog converter connected to the output of said digital counter; coarse control circuit means responsive to said second signal for providing a voltage to be combined with the output of said converter to lower or raise its magnitude as determined by said third signal; circuit means for applying said combined output to said oscillator means so as to reduce the aforesaid phase difference. - View Dependent Claims (2, 3, 4)
-
-
5. A method for generating a clock signal which tracks a pulse stream data signal, comprising:
-
generating a clock signal whose frequency is a function of a control voltage; monitoring the phase difference between the clock and data signals to provide first and second signals whenever the phase difference exceeds first and second thresholds, respectively, said second threshold being greater than said first threshold and said second signal being terminated coincident with the termination of said first signal; comparing the relative phase of the clock and data signals to provide a third signal indicative of their relative positions in time; changing a digital count in response to said first signal, the counting direction being determined by said third signal; converting the digital count to an analog voltage; generating a voltage to be combined with said analog voltage to lower or raise its magnitude as determined by said third signal, and applying the combined voltage as said control voltage to reduce the aforesaid phase difference. - View Dependent Claims (6)
-
-
7. In combination with a digital phase locked-loop circuit having a voltage controlled oscillator for providing a clock signal that tracks a pulse stream data signal under the control of the output of an up/down digital counter via a digital/analog converter and a phase detector for effecting a count change in the counter whenever the phase difference between the data and clock signals exceeds a first threshold, the direction of change being such as to reduce the aforesaid phase difference, a coarse control circuit comprising:
-
means for generating and combining with the converter output a voltage to reduce the phase difference whenever it exceeds a second threshold which is greater than the first threshold; means for applying the combined voltage to the oscillator, and means for terminating the generated voltage whenever the aforesaid phase difference falls below the first threshold. - View Dependent Claims (8, 9)
-
Specification