Character recognition system
First Claim
1. A character recognition system comprising, in combination, scanning means for scanning characters to be read, said scanning means providing output signals distinctive for each character, said signals having at least one peak signal having an amplitude and time of occurrence characteristic of the character, peak determining means for determining the magnitude of said peak signal, timing means including a base oscillator and means for deriving a plurality of timing signals from the output of said oscillator, and delay means connected to said timing means for delaying said timing signals by predetermined amounts, said delay means being governed by said peak determining means and including a delay control trigger connected to said peak determining means, and to a plurality of delay timing circuits for governing the generation of said delayed timing signals, inhibiting means for inhibiting said delay control trigger when the scanning output signals indicate the scanning of predetermined characters, and circuit means for supplying the delayed signals to said system.
1 Assignment
0 Petitions
Accused Products
Abstract
A character recognition system including a timing subsystem, comprising a base oscillator or clock, and timing circuits driven by the base clock to provide a plurality of timing pulses for timing the operation of the entire system. The timing circuits are governed in part by delay circuits which are in turn controlled by the amplitude and location of peak signals derived from scanning earlier pulses.
-
Citations
3 Claims
- 1. A character recognition system comprising, in combination, scanning means for scanning characters to be read, said scanning means providing output signals distinctive for each character, said signals having at least one peak signal having an amplitude and time of occurrence characteristic of the character, peak determining means for determining the magnitude of said peak signal, timing means including a base oscillator and means for deriving a plurality of timing signals from the output of said oscillator, and delay means connected to said timing means for delaying said timing signals by predetermined amounts, said delay means being governed by said peak determining means and including a delay control trigger connected to said peak determining means, and to a plurality of delay timing circuits for governing the generation of said delayed timing signals, inhibiting means for inhibiting said delay control trigger when the scanning output signals indicate the scanning of predetermined characters, and circuit means for supplying the delayed signals to said system.
Specification