Adaptive equalizer
First Claim
Patent Images
1. An adaptive equalizer comprising in cascade:
- an amplitude equalizer circuit (12), having an amplitude bump frequency, and a plurality of n+1 all-pass circuits (14,15), each having a delay bump frequency;
the input port of the first of said cascade of circuits (12,14,15) constituting the equalizer input port, and the output port of the last of said circuits constituting the equalizer output port;
controller means (18), responsive to the relative amplitudes of selected frequency components within the equalizer output signal, for adjusting the magnitudes and bandwidths of said amplitude and delay bumps and the frequencies of said amplitude and delay bumps;
said controller means (18) further controlling the number of all-pass circuits in said equalizer in response to the output of an error rate monitor (17) connected to the output port of said equalizer.
1 Assignment
0 Petitions
Accused Products
Abstract
An adaptive equalizer is disclosed comprising an amplitude equalizer circuit (12) having an adjustable Q, and a plurality of all-pass circuits (14,15) having adjustable delay bumps. A controller (18) adjusts the tuning, magnitude of the bumps, and the number of all-pass networks in the equalizer in response to variations in the power within a plurality of spectrum samples and the bit error rate of the equalizer output signal.
-
Citations
7 Claims
-
1. An adaptive equalizer comprising in cascade:
- an amplitude equalizer circuit (12), having an amplitude bump frequency, and a plurality of n+1 all-pass circuits (14,15), each having a delay bump frequency;
the input port of the first of said cascade of circuits (12,14,15) constituting the equalizer input port, and the output port of the last of said circuits constituting the equalizer output port; controller means (18), responsive to the relative amplitudes of selected frequency components within the equalizer output signal, for adjusting the magnitudes and bandwidths of said amplitude and delay bumps and the frequencies of said amplitude and delay bumps; said controller means (18) further controlling the number of all-pass circuits in said equalizer in response to the output of an error rate monitor (17) connected to the output port of said equalizer. - View Dependent Claims (2, 3, 4, 5, 6)
- an amplitude equalizer circuit (12), having an amplitude bump frequency, and a plurality of n+1 all-pass circuits (14,15), each having a delay bump frequency;
-
7. The method of equalizing the amplitude and delay distortion of a signal over a given band of interest by means of an amplitude equalizer circuit having an amplitude bump frequency, and a plurality of all-pass circuits, each having a delay bump frequency, comprising the steps of:
-
sampling the signal power within a plurality of selected portions of the equalized output signal; comparing the magnitude of the sample nearest the amplitude bump frequency with the average of all the other samples; making amplitude comparisons between selected pairs of said samples; varying the magnitude and bandwidth of said amplitude and delay bumps and the frequencies of said bumps in response to said power comparisons; and measuring the bit error rate of the equalizer output signal and changing the number of all-pass networks in said equalizer whenever the measured error rate exceeds a specified threshold.
-
Specification