Frequency search system for a phase locked loop
First Claim
Patent Images
1. An apparatus for locking a phase locked loop onto a modulated reference signal, said apparatus comprising deriving means for deriving from said reference signal a demodulated signal and an error signal;
- sampling means for sampling said error signal, avoiding means for avoiding lock ups of said loop on other than said reference signal, integrating means for integrating the sampled signal, said avoiding means comprising applying means for applying an offset signal to said integrating means, said applying means comprising ceasing means for ceasing to apply said offset signal once locking is achieved, said ceasing means comprising an automatic gain control processor coupled to said deriving means to receive said demodulated signal, a comparator having a pair of inputs respectively coupled to said processor and to a comparator reference signal source, and a switch controlled by said comparator and coupled between said applying means and said integrating means.
1 Assignment
0 Petitions
Accused Products
Abstract
A sampling PLL circuit features a frequency sweep caused by an offset voltage applied to an integrator to avoid false lock ups. At one end of the frequency range the polarity of the offset signal can be reversed. The error voltage can be sampled during a television vertical or horizontal blanking period. Once proper lock up is achieved, the offset signal can be removed.
-
Citations
6 Claims
-
1. An apparatus for locking a phase locked loop onto a modulated reference signal, said apparatus comprising deriving means for deriving from said reference signal a demodulated signal and an error signal;
- sampling means for sampling said error signal, avoiding means for avoiding lock ups of said loop on other than said reference signal, integrating means for integrating the sampled signal, said avoiding means comprising applying means for applying an offset signal to said integrating means, said applying means comprising ceasing means for ceasing to apply said offset signal once locking is achieved, said ceasing means comprising an automatic gain control processor coupled to said deriving means to receive said demodulated signal, a comparator having a pair of inputs respectively coupled to said processor and to a comparator reference signal source, and a switch controlled by said comparator and coupled between said applying means and said integrating means.
- View Dependent Claims (2, 3, 4)
-
5. Apparatus for phase-lock-loop demodulating a double side-band suppressed-carrier signal modulated by a video signal, said apparatus comprising:
- means for producing an error signal from said suppressed-carrier signal including a voltage controlled oscillator, a phase shifter coupled to said oscillator for establishing first and second reference carriers in quadrature phase relationship, first and second balanced demodulators coupled respectively to said first and second reference carriers and each coupled to said suppressed-carrier signal for respectively providing a demodulated video signal and said error signal;
means for sampling said error signal during the horizontal and vertical blanking intervals of said video signal;
means for integrating the sampled error signal;
means, coupled to said integrating means, for avoiding lock ups on other than said suppressed-carrier signal; and
means for disabling said avoiding means upon achieving correct lock up;
said disabling means comprising means for deriving an automatic gain control signal from said demodulated video signal, a comparator having a pair of inputs coupled to respectively receive said automatic gain control signal, and a selected reference signal, and a gate coupled to said comparator for control of said avoiding means. - View Dependent Claims (6)
- means for producing an error signal from said suppressed-carrier signal including a voltage controlled oscillator, a phase shifter coupled to said oscillator for establishing first and second reference carriers in quadrature phase relationship, first and second balanced demodulators coupled respectively to said first and second reference carriers and each coupled to said suppressed-carrier signal for respectively providing a demodulated video signal and said error signal;
Specification