Monolithic CMOS low power digital level shifter
First Claim
Patent Images
1. A level shifter circuit for use with a power supply for shifting the voltage level of digital signals, said shifter comprising:
- an input for the digital signals;
an output for shifted digital signals;
first and second series-coupled complementary transistors with each transistor having an input coupled to the signal input and an output coupled to the signal output, the first transistor being coupled to the power supply with the first transistor output providing digital signals of a particular voltage level in accordance with the voltage level supplied by the power supply to the first transistor;
latch means for latching the first transistor off when the second transistor is on to reduce the direct current dissipation of power through the transistors; and
isolation means for coupling the second transistor output to the signal output when the second transistor is on and for preventing the second transistor from breaking down while the first transistor is on.
3 Assignments
0 Petitions
Accused Products
Abstract
A CMOS digital level shifter circuit is provided which latches one transistor of a complementary transistor pair off when the other transistor of the pair is on to prevent direct current dissipation of power when the input signals to the shifter circuit are not in transition.
106 Citations
8 Claims
-
1. A level shifter circuit for use with a power supply for shifting the voltage level of digital signals, said shifter comprising:
-
an input for the digital signals; an output for shifted digital signals; first and second series-coupled complementary transistors with each transistor having an input coupled to the signal input and an output coupled to the signal output, the first transistor being coupled to the power supply with the first transistor output providing digital signals of a particular voltage level in accordance with the voltage level supplied by the power supply to the first transistor; latch means for latching the first transistor off when the second transistor is on to reduce the direct current dissipation of power through the transistors; and isolation means for coupling the second transistor output to the signal output when the second transistor is on and for preventing the second transistor from breaking down while the first transistor is on. - View Dependent Claims (2, 3)
-
-
4. A digital level shifter circuit for use in circuits having a first power supply and a second power supply having a supply voltage higher than that of the first power supply, said shifter circuit comprising:
-
an inverter coupled to the first power supply, said inverter comprising a pair of complementary series-coupled MOS transistors; first and second cross-coupled transistors coupled to the second power supply, the first transistor having an input coupled to the inverter input and the second transistor output, and the second transistor having an input coupled to the inverter output so that the second transistor can turn off the first transistor as a function of the state of the inverter output; and isolation transistor means for coupling an inverter transistor in series with the first transistor, and for preventing the first transistor output voltage from breaking down said inverter transistor when the first transistor is on. - View Dependent Claims (5, 6, 7)
-
-
8. A digital level shifter circuit for use in circuits having a first power supply and a second power supply having a supply voltage higher than that of the first power supply, said shifter comprising:
-
a signal input; a first inverter having series-coupled n-channel and p-channel MOS transistors operably connected to the first power supply and having an input operably connected to the signal input; a second inverter having series-coupled n-channel and p-channel MOS transistors operably connected to the first power supply, and having an input operably connected to the output of the first inverter; first and second cross-coupled MOS transistors, the gate of the first cross-coupled transistor being operably connected to the drain of the second cross-coupled transistor, the drain of the first cross-coupled transistor being operably connected to the gate of the second transistor and the sources of the cross-coupled transistors being operably connected to the second power supply; a first isolation transistor means for coupling a transistor of the second inverter in series with the first cross-coupled transistor and for protecting said second inverter transistor from breaking down while the first cross-coupled transistor is on; a second isolation transistor means for coupling a transistor of the first inverter in series with the second cross-coupled transistor and for protecting said first inverter transistor from breaking down while said second cross-coupled transistor is on; and a signal output operably connected to the drain of the first cross-coupled transistor.
-
Specification