Amplifier circuit
First Claim
1. A push-pull amplifier circuit, comprising:
- first amplifying means including a first transistor having a base to which an input signal is applied, a second transistor having a base to which an output of said first transistor is applied, said second transistor being opposite in conductivity type to said first transistor, and means for supplying currents to said first and second transistors, the ratio of said currents being constant; and
second amplifying means including a third transistor having a base to which said input signal is applied, a fourth transistor having a base to which an output of said third transistor is applied, said fourth transistor being opposite in conductivity type to said third transistor, and means for supplying currents to said third and fourth transistors, respectively, the ratio of said currents being constant;
a load coupled to be driven by the current flowing through said first and third transistors or the current flowing through said second and fourth transistors.
0 Assignments
0 Petitions
Accused Products
Abstract
A push-pull amplifer circuit using bipolar transistors in which non-linear distortion caused by the base-emitter voltages of the amplifying transistors of the circuit is eliminated without the use of negative AC feedback and in which variations in a DC output level at the output terminal of the amplifier are detected and fed back to the input side of the amplifier whereby the stability of the circuit at very low frequencies is remarkably improved. A first amplifier stage includes a first transistor having a base to which an input signal is applied and a second transistor the base of which is coupled to an output of the first transistor with the second transistor being of the opposite conductivity type of the first transistor. A current mirror circuit supplies currents to the first and second transistors with the currents thus supplied having a constant ratio. A second amplifying stage is provided having the same construction. A load is coupled to be driven by the current flowing through the first transistor in the first amplifying stage and by the corresponding transistor in the second amplifying stage. Variations in the output of the circuit are detected to provide a DC feedback voltage which is coupled back to emitter circuits in the input stages of the amplifier.
16 Citations
10 Claims
-
1. A push-pull amplifier circuit, comprising:
-
first amplifying means including a first transistor having a base to which an input signal is applied, a second transistor having a base to which an output of said first transistor is applied, said second transistor being opposite in conductivity type to said first transistor, and means for supplying currents to said first and second transistors, the ratio of said currents being constant; and second amplifying means including a third transistor having a base to which said input signal is applied, a fourth transistor having a base to which an output of said third transistor is applied, said fourth transistor being opposite in conductivity type to said third transistor, and means for supplying currents to said third and fourth transistors, respectively, the ratio of said currents being constant; a load coupled to be driven by the current flowing through said first and third transistors or the current flowing through said second and fourth transistors. - View Dependent Claims (2, 3, 4, 5, 6)
-
-
7. An amplifier circuit comprising:
- a first PNP transistor, an input signal being coupled to the base of said first PNP transistor;
a second NPN transistor, the base of said NPN transistor being coupled to the emitter of said first PNP transistor;
a third PNP transistor, the collector of said third PNP transistor being coupled to said emitter of said first PNP transistor;
a fourth PNP transistor, the base and collector of said fourth PNP transistor being coupled to the base of said third PNP transistor and to the collector of said second NPN transistor;
a fifth NPN transistor, the base of said fifth NPN transistor being coupled to said input signal;
a sixth PNP transistor, the base of said sixth PNP transistor being coupled to the emitter of said fifth NPN transistor;
a seventh NPN transistor, the collector of said seventh NPN transistor being coupled to said emitter of said fifth transistor and said base of said sixth transistor;
an eighth NPN transistor, the base and collector of said eighth NPN transistor being coupled to the base of said seventh NPN transistor and to the collector of said sixth PNP transistor;
first, second, and third positive voltage sources and first, second, and third negative voltage sources;
a first resistor coupled between the emitter of said NPN transistor and said third negative voltage source;
a second resistor coupled between the emitter of said fourth PNP transistor and said first positive voltage source;
a third resistor coupled between the emitter of said third PNP transistor and said first positive voltage source;
a fourth resistor coupled between the emitter of said sixth PNP transistor and said third positive voltage source;
a fifth resistor coupled between the emitter of said eighth NPN transistor and said first negative voltage source; and
a sixth resistor coupled between the emitter of said seventh NPN transistor and said first negative voltage source;
the collector of said fifth NPN transistor being coupled to said second positive voltage source and the collector of said first PNP transistor being coupled to said second negative voltage source. - View Dependent Claims (8, 9)
- a first PNP transistor, an input signal being coupled to the base of said first PNP transistor;
-
10. An amplifier circuit comprising:
- a first PNP transistor;
a first bias voltage source having a positive terminal coupled to the base of said first PNP transistor and a negative terminal coupled to an input terminal;
a second NPN transistor, the base of said second NPN transistor being coupled to the emitter of said first PNP transistor;
a third PNP transistor, the collector of said third PNP transistor being coupled to said emitter of said first PNP transistor;
a fourth PNP transistor, the base of said fourth PNP transistor being coupled to the base of said third PNP transistor, and the collector of said fourth PNP transistor being coupled to the collector of said second NPN transistor;
a fifth NPN transistor, the collector of said fifth NPN transistor being coupled to the collector of said first PNP transistor;
a second bias voltage source having a negative terminal coupled to the base of said fifth NPN transistor and a positive terminal coupled to said input terminal;
a sixth PNP transistor, the base of said sixth PNP transistor being coupled to the emitter of said fifth NPN transistor;
a seventh NPN transistor, the collector of said seventh NPN transistor being coupled to said emitter of said fifth NPN transistor and said base of said sixth PNP transistor;
an eighth NPN transistor, the base of said eighth NPN transistor being coupled to the base of said seventh NPN transistor;
a ninth PNP transistor, the base of said ninth PNP transistor being coupled to the collector of said fourth PNP transistor, the emitter of said ninth PNP transistor being coupled to the base of said fourth PNP transistor, and the collector of said ninth PNP transistor being coupled to said collector of said third PNP transistor;
a tenth NPN transistor, the base of said tenth NPN transistor being coupled to said collector of said eighth NPN transistor, the collector of said tenth NPN transistor being coupled to said collector of said seventh NPN transistor, and the emitter of said tenth NPN transistor being coupled to said base of said eighth NPN transistor;
a first resistor coupled between the emitter of said second NPN transistor and an output terminal;
a second resistor coupled between the emitter of said fourth PNP transistor and a positive voltage source;
a third resistor coupled between the emitter of said third PNP transistor and said positive voltage source;
a fourth resistor coupled between the emitter of said sixth PNP transistor and said output terminal;
a fifth resistor coupled between the emitter of said eighth NPN transistor and a negative voltage source; and
a sixth resistor coupled between the emitter of said seventh NPN transistor and said negative voltage source.
- a first PNP transistor;
Specification