Amplitude insensitive delay lines in a transversal filter
First Claim
Patent Images
1. A circuit for filtering an input signal comprising:
- a plurality of cascaded unclocked delay elements with propagation delay, the plurality of cascaded unclocked delay elements having an input, and each element in the plurality of cascaded unclocked delay elements producing an output signal which depending upon an input signal to the element settles in one of a first state and a second state, and each element havng a control means for varying propagation delay through the element, the control means including a first node coupled to a voltage source, a second node coupled to the element and a third node on which may be placed a signal in order to vary propagation delay through thc element;
modulating means coupled to the input of the plurality of cascaded unclocked delay circuit elements for modulating a carrier wave with the input signal to produce a modulated signal, and applying the modulated signal to the input of the plurality of cascaded unclocked delay elements;
a plurality of tap means coupled to the plurality of cascaded unclocked delay elements for tapping the plurality of cascaded unclocked delay elements wherein on each tap means there appears a corresponding delayed signal from a plurality of delayed signals; and
,a combining means coupled to the plurality of tap means for combining the plurality of delayed signals to produce a first filtered signal.
3 Assignments
0 Petitions
Accused Products
Abstract
A transversal filter is provided which includes a delay circuit comprising a plurality of cascaded saturating circuit elements. The delay circuit has a series of taps from which signals with varying delays are obtained. The obtained signals are combined to form filtered signal(s).
30 Citations
10 Claims
-
1. A circuit for filtering an input signal comprising:
-
a plurality of cascaded unclocked delay elements with propagation delay, the plurality of cascaded unclocked delay elements having an input, and each element in the plurality of cascaded unclocked delay elements producing an output signal which depending upon an input signal to the element settles in one of a first state and a second state, and each element havng a control means for varying propagation delay through the element, the control means including a first node coupled to a voltage source, a second node coupled to the element and a third node on which may be placed a signal in order to vary propagation delay through thc element; modulating means coupled to the input of the plurality of cascaded unclocked delay circuit elements for modulating a carrier wave with the input signal to produce a modulated signal, and applying the modulated signal to the input of the plurality of cascaded unclocked delay elements; a plurality of tap means coupled to the plurality of cascaded unclocked delay elements for tapping the plurality of cascaded unclocked delay elements wherein on each tap means there appears a corresponding delayed signal from a plurality of delayed signals; and
,a combining means coupled to the plurality of tap means for combining the plurality of delayed signals to produce a first filtered signal. - View Dependent Claims (2, 3)
-
-
4. A circuit for filtering an input signal comprising:
-
a plurality of cascaded unclocked delay elements with propagation delay, the plurality of cascaded unclocked delay elements having an input, and each element in the plurality of cascaded unclocked delay elements producing an output signal which depending upon an input signal to the element settles in one of a first state and a second state; modulating means coupled to the input of the plurality of cascaded unclocked delay elements for modulating a carrier wave with the input signal to produce a modulated signal, and applying the modulated signal to the input of the plurality of cascaded unclocked delay elements; a plurality of tap means coupled to the plurality of cascaded unclocked delay elements for tapping the plurality of cascaded unclocked delay elements wherein on each tap means there appears a corresponding delayed signal from a plurality of delayed signals; and
,a combining means coupled to the plurality tap means for combining the plurality of delayed signals to produce a first filtered signal, wherein the combining means comprises a plurality of resistance means for producing a resistance to current flow wherein each resistance means in the plurality of resistance means is coupled to a tap means in the plurality of tap means. - View Dependent Claims (5, 6, 7, 8)
-
-
9. A circuit for filtering an input signal comprising:
-
a plurality of cascaded unclocked delay elements with propagation delay, the plurality of cascaded unclocked delay elements having an input, and each element in the plurality of cascaded unclocked delay elements producing an output signal which depending upon an input signal to the element settles in one of a first state and a second state; modulating means coupled to the input of the plurality of cascaded unclocked delay elements for modulating a carrier wave with the input signal to produce a modulated signal, and applying the modulated signal to the input of the plurality of cascaded unclocked delay elements; a plurality of tap means coupled to the plurality of cascaded unclocked dealy elements for tapping the plurality of cascaded unclocked delay elements wherein on each tap means there appears a corresponding delayed signal from a plurality of delayed signals; and
,a combining means coupled to the plurality of tap means for combing the plurality of delayed signals to produce a first filtered signal. - View Dependent Claims (10)
-
Specification