Constant pulse width generator including transition detectors
First Claim
Patent Images
1. A semiconductor circuit operatively connected to a power supply having first and second terminals of opposite polarity, comprising:
- at least one input-change detecting circuit, operatively connected to the first and second terminals of the power supply, having a first output end for generating a pulse in response to a change of an input signal;
a gate circuit, operatively connected to the first and second terminals of the power supply, having an input end operatively connected to said first output end and having a second output end, for changing an output signal when the input signal changes;
an inverter, operatively connected to said second output end and the first and second terminals of the power supply, having a third output end; and
a pulse-width fixing circuit, operatively connected to the first and second terminals of the power supply and said second output end of said gate circuit, for latching the output signal of said gate circuit in response to a signal change at said second output end of said gate circuit and for resetting the output signal a predetermined time after the onset of the latching, comprising;
first and second transistors connected in series between the first terminal of the power supply and said second output end of said gate circuit, said first and second transistors having gate electrodes, the gate electrode of said first transistor operatively connected to said third output end;
reset means, operatively connected to the gate electrode of said second transistor, for resetting the latching after a predetermined time delay from the onset of the latching; and
a control circuit, operatively connected to the first and second terminals of the power supply, having an input end connected to said second output end and having a reset output end connected to said reset means, said control circuit including a delay circuit for transferring a signal change at said input end of said control circuit to said reset output end with the predetermined time delay to control said reset means.
1 Assignment
0 Petitions
Accused Products
Abstract
A semiconductor circuit for generating a pulse with a constant pulse width regardless of the pulse widths of the input signals, including a pulse-width fixing circuit for latching the output signal of a gate circuit when an input signal received by the gate circuit changes. The pulse width fixing circuit unlatches the gate circuit a predetermined time after the latching.
33 Citations
8 Claims
-
1. A semiconductor circuit operatively connected to a power supply having first and second terminals of opposite polarity, comprising:
-
at least one input-change detecting circuit, operatively connected to the first and second terminals of the power supply, having a first output end for generating a pulse in response to a change of an input signal; a gate circuit, operatively connected to the first and second terminals of the power supply, having an input end operatively connected to said first output end and having a second output end, for changing an output signal when the input signal changes; an inverter, operatively connected to said second output end and the first and second terminals of the power supply, having a third output end; and a pulse-width fixing circuit, operatively connected to the first and second terminals of the power supply and said second output end of said gate circuit, for latching the output signal of said gate circuit in response to a signal change at said second output end of said gate circuit and for resetting the output signal a predetermined time after the onset of the latching, comprising; first and second transistors connected in series between the first terminal of the power supply and said second output end of said gate circuit, said first and second transistors having gate electrodes, the gate electrode of said first transistor operatively connected to said third output end; reset means, operatively connected to the gate electrode of said second transistor, for resetting the latching after a predetermined time delay from the onset of the latching; and a control circuit, operatively connected to the first and second terminals of the power supply, having an input end connected to said second output end and having a reset output end connected to said reset means, said control circuit including a delay circuit for transferring a signal change at said input end of said control circuit to said reset output end with the predetermined time delay to control said reset means. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
-
8. A semiconductor circuit operatively connected to a power supply, comprising:
-
at least one input-change detecting circuit, operatively connected to the power supply, having a first output end for generating a pulse in response to a change of an input signal; a gate circuit, operatively connected to the power supply, having an input end operatively connected to said first output end and having a second output end, for changing an output signal when the input signal changes; and a pulse-width fixing circuit, operatively connected to the power supply and said second output end of said gate circuit, for latching the output signal of said gate circuit in response to a signal change at said second output end of said gate circuit and for resetting the output signal a predetermined time after the onset of the latching, said pulse-width fixing circuit comprising; latching means for latching the signal change at said output end; a control circuit, operatively connected to the power supply, having an input end connected to said output end of said gate circuit and having a reset output end, said control circuit including a delay circuit for transferring a signal change at said input end of said control circuit to said reset output end with a predetermined time delay; and first and second transistors connected in parallel between said gate circuit and the power supply, said first transistor having a control terminal operatively connected to said second output end and said second transistor having a control terminal operatively connected to said reset output end of said control circuit.
-
Specification